9–18
Electrical Data
29 September 1997 – Subject To Change
AC Characteristics
Figure 9–6 BiSt Timing Event —Timeline
The timing for deassertion of internal reset (time t
2
, see asterisk) is valid only if an
SROM is not present (indicated by keeping signal srom_present_l deasserted). If an
SROM is present, the SROM load is performed once the BiSt completes. The inter-
nal reset signal T%Z_RESET_B_L is extended until the end of the SROM load (Sec-
tion 9.4.4.2). In this case, the end of the timeline shown in Figure 9–6 connects to the
beginning of the timeline shown in Figure 9–7.
Table 9–12 and Table 9–13 list timing shown in Figure 9–6 for some of the system
clock ratios. Time t
1
is measured starting from the rising edge of sysclk following
the deassertion of the sys_reset_l signal.
Table 9–12 BiSt Timing for Some System Clock Ratios, Port Mode=Normal
(System Cycles)
System Cycles
Sysclk Ratio
t
1
t
2
t
3
4
7
28569 + 3½
28570
15
7
15749 + 14½
15750
Table 9–13 BiSt Timing for Some System Clock Ratios, Port Mode=Normal
(CPU Cycles)
CPU Cycles
Sysclk Ratio
t
1
t
2
t
3
4
28
114279½
114280
15
105
236249½
236250
Deassert
sys_reset_l
BiSt Start
(test_status_h<1:0>=01)
Deassert*
Internal Reset
(T%Z_RESET_B_L)
BiSt Done
(test_status_h<1:0>=00)
t
3
t
2
t
1