29 September 1997 – Subject To Change
Internal Processor Registers
5–45
Memory Address Translation Unit (MTU) IPRs
Table 5–18 Dcache Mode Register Fields
Name
Extent
Type
Description
DC_ENA
<00>
RW,0
Software Dcache enable. When set, the
DC_ENA bit enables the Dcache. When clear,
the Dcache command is not updated by ST or
FILL operations, and all LD operations are
forced to miss in the Dcache. Must be one
(MBO) in normal operation.
DC_FHIT
<01>
RW,0
Dcache force hit. When set, the DC_FHIT bit
forces all Dstream references to hit in the
Dcache. Must be zero in normal operation.
DC_BAD_
PARITY
<02>
RW,0
When set, the DC_BAD_PARITY bit inverts the
data parity inputs to the Dcache on integer
stores. This has the effect of putting bad data
parity into the Dcache on integer stores that hit
in the Dcache. This bit has no effect on the tag
parity written to the Dcache during FILL opera-
tions, or the data parity written to the CBU write
data buffer on integer store instructions.
Floating-point store instructions should not be
issued when this bit is set because it may result
in bad parity being written to the CBU write data
buffer. Must be zero (MBZ) in normal operation.
DC_PERR_
DISABLE
<03>
RW,0
When set, the DC_PERR_DISABLE bit disables
Dcache parity error reporting. When clear, this
bit enables all Dcache tag and data parity errors.
Parity error reporting is enabled during all other
Dcache test modes unless this bit is explicitly
set. Must be zero (MBZ) in normal operation.