![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 166](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508166.webp)
5–18
Internal Processor Registers
29 September 1997 – Subject To Change
Instruction Fetch/Decode Unit and Branch Unit (IDU) IPRs
5.1.18 Interrupt Priority Level (IPLR) Register (110)
IPLR is a read/write register that is accessed by PALcode to set the value of the
interrupt priority level (IPL). Whenever hardware detects an interrupt whose target
IPL is greater than the value in IPLR<04:00>, an interrupt is taken. Figure 5–17
shows the IPLR register format. Refer to Table 4–11 for a description of which inter-
rupts are enabled for a given IPL.
Figure 5–17 Interrupt Priority Level (IPLR) Register
FBD
<36>
RW,0
If set, forces bad Icache data parity. MBZ in nor-
mal operation.
MBO
<37>
RW,1
Reserved to DIGITAL. Must be one.
ISTA
<38>
RO
Reading this bit indicates ICACHE BIST status.
If set, ICACHE BIST was successful.
TST
<39>
RW,0
Writing a 1 to this bit asserts the
test_status_h<1> signal.
Table 5–5 IDU Control and Status Register Fields
(Sheet 3 of 3)
Name
Extent
Type
Description
00
04
05
31
IPL<4:0>
32
63
RAZ/IGN
LJ-03489.AI4
RAZ/IGN