![Digital Equipment Alpha 21164PC Hardware Reference Manual Download Page 214](http://html.mh-extra.com/html/digital-equipment/alpha-21164pc/alpha-21164pc_hardware-reference-manual_2498508214.webp)
5–66
Internal Processor Registers
29 September 1997 – Subject To Change
External Interface Control (CBU) IPRs
DBG_SEL=0 DBG_SEL=1
spa req
spc != NOP
replay req
scc code<0>
io_wr or
rmv req
scc code<1>
BC_THREE_MISS
<6>
RW,0 Allow three read misses to be launched to the system. This
feature assumes the system can guarantee that fills can be
returned in order.
Reserved
<7>
RW,0 Reserved to DIGITAL. Must be zero (MBZ).
PM0_MUX<2:0>
<10:8>
RW,0 This field selects the CBU events used for performance
counter #0.
PM0_MUX
<2:0>
Counter 0 is used to count:
0x0
Total Bcache read requests (the total number
of read requests from the MTU).
0x1
Bcache Dstream read hits (total number of
Dstream read requests that hit in the Bcache).
0x2
Bcache Dstream read fills (the total number of
Dstream read fill requests to the Bcache).
0x3
Bcache write operations (the total number of
write requests from the MTU).
0x4
Undefined.
0x5
Bcache clean write hits (the total number of
write operations that hit a clean block in the
Bcache).
0x6
Bcache victims (the total number of VICTIM
commands issued by the 21164PC).
0x7
Read miss 2 launched (the number of times a
second READ MISS request is sent to the sys-
tem while there is already an outstanding
READ MISS command).
Table 5–29 CBU Configuration #2 Register Fields
(Sheet 2 of 3)
Name
Extent
Type
Description