AT32F421
Series Reference Manual
2022.11.11
Page 317
Rev 2.02
Note:
When this bit is in OFF state, write a start command can
wake up The ADC from power-down mode.
When this bit is in ON state, write a start command
repeatedly while the other bits of the register remain
unchanged will start a regular group conversion.
The application should pay attention to the fact that there
is a delay of t
STAB
between power on and start of
conversion.
18.5.4 ADC sampling time register 1 (ADC_SPT1)
Accessible by words.
Bit
Register
Reset value
Type
Description
Bit 31: 24 Reserved
0x00
resd
Kept at its default value.
Bit 23: 21 CSPT17
0x0
rw
Sample time selection of channel ADC_IN17
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 20: 18 CSPT16
0x0
rw
Sample time selection of channel ADC_IN16
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 17: 15 CSPT15
0x0
rw
Sample time selection of channel ADC_IN15
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 14: 12 CSPT14-
0x0
rw
Sample time selection of channel ADC_IN14
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 11: 9
CSPT13
0x0
rw
Sample time selection of channel ADC_IN13
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles