AT32F421
Series Reference Manual
2022.11.11
Page 318
Rev 2.02
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 8: 6
CSPT12
0x0
rw
Sample time selection of channel ADC_IN12
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 5: 3
CSPT11
0x0
rw
Sample time selection of channel ADC_IN11
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 2: 0
CSPT10
0x0
rw
Sample time selection of channel ADC_IN10
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
18.5.5 ADC sampling time register 2 (ADC_SPT2)
Accessible by words.
Bit
Register
Reset value
Type
Description
Bit 31: 30 Reserved
0x0
resd
Kept at its default value.
Bit 29: 27 CSPT9
0x0
rw
Sample time selection of channel ADC_IN9
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles
110: 71.5 cycles
111: 239.5 cycles
Bit 26: 24 CSPT8
0x0
rw
Sample time selection of channel ADC_IN8
000: 1.5 cycles
001: 7.5 cycles
010: 13.5 cycles
011: 28.5 cycles
100: 41.5 cycles
101: 55.5 cycles