Chapter 1: Cyclone IV Device Datasheet
1–25
Switching Characteristics
December 2016
Altera Corporation
t
DLOCK
Time required to lock dynamically (after switchover,
reconfiguring any non-post-scale counters/delays or
areset
is deasserted)
—
—
1
ms
t
OUTJITTER_PERIOD_DEDCLK
Dedicated clock output period jitter
F
OUT
100 MHz
—
—
300
ps
F
OUT
< 100 MHz
—
—
30
mUI
t
Dedicated clock output cycle-to-cycle jitter
F
OUT
100 MHz
—
—
300
ps
F
OUT
< 100 MHz
—
—
30
mUI
t
Regular I/O period jitter
F
OUT
100 MHz
—
—
650
ps
F
OUT
< 100 MHz
—
—
75
mUI
t
OUTJITTER_CCJ_IO
Regular I/O cycle-to-cycle jitter
F
OUT
100 MHz
—
—
650
ps
F
OUT
< 100 MHz
—
—
75
mUI
t
PLL_PSERR
Accuracy of PLL phase shift
—
—
±50
ps
t
ARESET
Minimum pulse width on
areset
signal.
10
—
—
ns
t
CONFIGPLL
Time required to reconfigure scan chains for PLLs
—
3.5
—
SCANCLK
cycles
f
SCANCLK
scanclk
frequency
—
—
100
MHz
t
CASC_OUTJITTER_PERIOD_DEDCLK
,
Period jitter for dedicated clock output in cascaded
PLLs (F
OUT
100 MHz)
—
—
425
ps
Period jitter for dedicated clock output in cascaded
PLLs (F
OUT
100 MHz)
—
—
42.5
mUI
Notes to
(1) This table is applicable for general purpose PLLs and multipurpose PLLs.
(2) You must connect V
CCD_PLL
to V
CCINT
through the decoupling capacitor and ferrite bead.
(3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O
standard.
(4) The V
CO
frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the V
CO
post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f
VCO
specification.
(5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less
than 200 ps.
(6) Peak-to-peak jitter with a probability level of 10
–12
(14 sigma, 99.99999999974404% confidence level). The output jitter specification applies
to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied.
(7) With 100-MHz
scanclk
frequency.
(8) The cascaded PLLs specification is applicable only with the following conditions:
■
Upstream PLL—0.59 MHz
Upstream PLL bandwidth < 1 MHz
■
Downstream PLL—Downstream PLL bandwidth > 2 MHz
(9) PLL cascading is not supported for transceiver applications.
Table 1–25. PLL Specifications for Cyclone IV Devices
(1),
(2)
(Part 2 of 2)
Symbol
Parameter
Min
Typ
Max
Unit
Summary of Contents for Cyclone IV
Page 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Page 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 446: ......