![Altera Cyclone IV Device Handbook Download Page 427](http://html1.mh-extra.com/html/altera/cyclone-iv/cyclone-iv_device-handbook_2910785427.webp)
Chapter 3: Cyclone IV Dynamic Reconfiguration
3–29
Dynamic Reconfiguration Modes
November 2011
Altera Corporation
Option 1: Share a Single Transmitter Core Clock Between Transmitters
■
Enable this option if you want
tx_clkout
of the first channel (channel 0) of the
transceiver block to provide the write clock to the Transmitter Phase
Compensation FIFOs of the remaining channels in the transceiver block.
■
This option is typically enabled when all the channels of a transceiver block have
the same functional mode and data rate and are reconfigured to the identical
functional mode and data rate.
shows the sharing of channel 0’s
tx_clkout
between all four regular
channels of a transceiver block.
Figure 3–11. Option 1 for Transmitter Core Clocking (Channel Reconfiguration Mode)
TX0
TX1
TX2
TX3
RX3
RX2
RX1
RX0
MPLL
FPGA Fabric
Transcei
v
er Block
tx_clkout[0]
Low-speed parallel clock (
tx_clkout0
)
High-speed serial clock generated by the MPLL
Summary of Contents for Cyclone IV
Page 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Page 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 446: ......