Chapter 6: I/O Features in Cyclone IV Devices
6–25
High-Speed I/O Interface
March 2016
Altera Corporation
summarize which I/O banks support these I/O standards in
the Cyclone IV device family.
Table 6–6. Differential I/O Standards Supported in Cyclone IV E I/O Banks
Differential I/O Standards
I/O Bank Location
External Resistor
Network at Transmitter
Transmitter (TX)
Receiver (RX)
LVDS
1,2,5,6
Not Required
v
v
All
Three Resistors
RSDS
1,2,5,6
Not Required
v
—
3,4,7,8
Three Resistors
All
Single Resistor
mini-LVDS
1,2,5,6
Not Required
v
—
All
Three Resistors
PPDS
1,2,5,6
Not Required
v
—
All
Three Resistors
BLVDS
All
Single Resistor
v
v
LVPECL
All
—
—
v
Differential SSTL-2
All
—
v
v
Differential SSTL-18
All
—
v
v
Differential HSTL-18
All
—
v
v
Differential HSTL-15
All
—
v
v
Differential HSTL-12
All
—
v
v
(1) Transmitter and Receiver f
MAX
depend on system topology and performance requirement.
(2) The LVPECL I/O standard is only supported on dedicated clock input pins.
(3) The differential SSTL-2, SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards are only supported on clock input pins and PLL output clock
pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards.
(4) Differential HSTL-12 Class II is supported only in column I/O banks.
Summary of Contents for Cyclone IV
Page 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Page 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 446: ......