![Altera Cyclone IV Device Handbook Download Page 340](http://html1.mh-extra.com/html/altera/cyclone-iv/cyclone-iv_device-handbook_2910785340.webp)
1–60
Chapter 1: Cyclone IV Transceivers Architecture
Transceiver Functional Modes
February 2015
Altera Corporation
shows the transceiver channel datapath and clocking when configured in
GIGE mode.
Figure 1–55. Transceiver Channel Datapath and Clocking when Configured in GIGE Mode
Notes to
(1) Low-speed recovered clock.
(2) High-speed recovered clock.
(3) Optional
rx_recovclkout
port from CDR low-speed recovered clock is available for applications such as Synchronous Ethernet.
(1)
Byte Serializer
8B/10B Encoder
T
r
ansmi
tt
e
r
Channel PCS
T
r
ansmi
tt
e
r
Channel PMA
Serializer
PCIe Hard IP
FPGA
Fab
r
ic
PIPE Interf
ace
Tx Phase
Comp
FIFO
tx_datain
tx_dataout
wr_clk
rd_clk
wr_clk
rd_clk
high-speed
clock
low-speed clock
tx_coreclk
tx_clkout
rx_coreclk
Receive
r
Channel PCS
Receive
r
Channel PMA
rx_dataout
(3)
rx_datain
Deserial-
izer
CDR
Byte
De-
serializer
Byte
Order-
ing
Deskew
FIFO
8B/10B
Decoder
Rate
Match
FIFO
CDR clock
(2)
Word
Aligner
Rx
Phase
Comp
FIFO
rx_reco
v
clkout
Summary of Contents for Cyclone IV
Page 10: ...x Chapter Revision Dates Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 14: ...I 2 Section I Device Core Cyclone IV Device Handbook March 2016 Altera Corporation Volume 1...
Page 274: ...vi Contents Cyclone IV Device Handbook February 2015 Altera Corporation Volume 2...
Page 440: ...iv Contents Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 442: ...vi Chapter Revision Dates Cyclone IV Device Handbook December 2016 Altera Corporation Volume 3...
Page 446: ......