TR5-Lite User Manual
32
June 20, 2018
QDRIIB_D6
Write data bus[6]
1.8-V HSTL Class I
PIN_H19
QDRIIB_D7
Write data bus[7]
1.8-V HSTL Class I
PIN_G19
QDRIIB_D8
Write data bus[8]
1.8-V HSTL Class I
PIN_F19
QDRIIB_D9
Write data bus[9]
1.8-V HSTL Class I
PIN_N19
QDRIIB_D10
Write data bus[10]
1.8-V HSTL Class I
PIN_T18
QDRIIB_D11
Write data bus[11]
1.8-V HSTL Class I
PIN_T19
QDRIIB_D12
Write data bus[12]
1.8-V HSTL Class I
PIN_V18
QDRIIB_D13
Write data bus[13]
1.8-V HSTL Class I
PIN_U18
QDRIIB_D14
Write data bus[14]
1.8-V HSTL Class I
PIN_T20
QDRIIB_D15
Write data bus[15]
1.8-V HSTL Class I
PIN_K19
QDRIIB_D16
Write data bus[16]
1.8-V HSTL Class I
PIN_B17
QDRIIB_D17
Write data bus[17]
1.8-V HSTL Class I
PIN_W18
QDRIIB_Q0
Read Data bus[0]
1.8-V HSTL Class I
PIN_V17
QDRIIB_Q1
Read Data bus[1]
1.8-V HSTL Class I
PIN_U17
QDRIIB_Q2
Read Data bus[2]
1.8-V HSTL Class I
PIN_T17
QDRIIB_Q3
Read Data bus[3]
1.8-V HSTL Class I
PIN_T16
QDRIIB_Q4
Read Data bus[4]
1.8-V HSTL Class I
PIN_R16
QDRIIB_Q5
Read Data bus[5]
1.8-V HSTL Class I
PIN_M14
QDRIIB_Q6
Read Data bus[6]
1.8-V HSTL Class I
PIN_M15
QDRIIB_Q7
Read Data bus[7]
1.8-V HSTL Class I
PIN_N16
QDRIIB_Q8
Read Data bus[8]
1.8-V HSTL Class I
PIN_P16
QDRIIB_Q9
Read Data bus[9]
1.8-V HSTL Class I
PIN_C13
QDRIIB_Q10
Read Data bus[10]
1.8-V HSTL Class I
PIN_J15
QDRIIB_Q11
Read Data bus[11]
1.8-V HSTL Class I
PIN_D14
QDRIIB_Q12
Read Data bus[12]
1.8-V HSTL Class I
PIN_A13
QDRIIB_Q13
Read Data bus[13]
1.8-V HSTL Class I
PIN_B13
QDRIIB_Q14
Read Data bus[14]
1.8-V HSTL Class I
PIN_D15
QDRIIB_Q15
Read Data bus[15]
1.8-V HSTL Class I
PIN_F14
QDRIIB_Q16
Read Data bus[16]
1.8-V HSTL Class I
PIN_E14
QDRIIB_Q17
Read Data bus[17]
1.8-V HSTL Class I
PIN_L14
QDRIIB_BWS_n0 Byte Write select[0]
1.8-V HSTL Class I
PIN_J19
QDRIIB_BWS_n1 Byte Write select[1]
1.8-V HSTL Class I
PIN_A19
QDRIIB_K_p
Clock P
Differential 1.8-V HSTL Class I
PIN_C19
QDRIIB_K_n
Clock N
Differential 1.8-V HSTL Class I
PIN_C18
QDRIIB_CQ_p
Echo clock P
1.8-V HSTL Class I
PIN_K15
QDRIIB_CQ_n
Echo clock N
1.8-V HSTL Class I
PIN_E15
QDRIIB_RPS_n
Report Select
1.8-V HSTL Class I
PIN_M20
QDRIIB_WPS_n
Write Port Select
1.8-V HSTL Class I
PIN_A17
QDRIIB_DOFF_n PLL Turn Off
1.8-V HSTL Class I
PIN_B14
QDRIIB_ODT
On-Die
Termination
Input
1.8-V HSTL Class I
PIN_C15
QDRIIB_QVLD
Valid Output Indicator 1.8-V HSTL Class I
PIN_C16
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...