TR5-Lite User Manual
18
June 20, 2018
Table 2-4
Push-button Pin Assignments, Schematic Signal Names, and Functions
Board
Reference
Schematic
Signal Name
Description
I/O
Standard
Stratix V GX
Pin Number
PB2
BUTTON0
High Logic Level when the button is
not pressed
2.5-V
PIN_A35
PB3
BUTTON1
2.5-V
PIN_A34
User-Defined DIP Switch
There is one 2-position DIP switch (SW4) on the TR5-Lite board to provide additional FPGA input
control. Each switch is connected directly to a pin of the Stratix V GX FPGA. For 2-position DIP
switch, when a switch is in the ON position, it provides a low logic level to the FPGA, as shown in
Figure 2-5 2-Position DIP switches
lists the signal names and their corresponding Stratix V GX device pin numbers.
Table 2-5
DIP Switch Pin Assignments, Schematic Signal Names, and Functions
Board
Reference
Schematic
Signal Name
Description
I/O
Standard
Stratix IV GX
Pin Number
SW4
SLIDE_SW0
When the switch is in the ON position, a
logic 0 is selected.
2.5-V
PIN_E33
SW4
SLIDE_SW1
2.5-V
PIN_D33
User-Defined LEDs
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...