TR5-Lite User Manual
43
June 20, 2018
3
3
.
.
2
2
G
G
e
e
n
n
e
e
r
r
a
a
l
l
D
D
e
e
s
s
i
i
g
g
n
n
F
F
l
l
o
o
w
w
This section will introduce the general design flow to build a project for the TR5-Lite board via the
TR5-Lite System Builder. The general design flow is illustrated in the
Users should launch TR5-Lite System Builder and create a new project according to their design
requirements. When users complete the settings, the TR5-Lite System Builder will generate two
major files which include top-level design file (.v) and the Quartus II setting file (.qsf).
The top-level design file contains top-level verilog wrapper for users to add their own design/logic.
The Quartus II setting file contains information such as FPGA device type, top-level pin assignment,
and I/O standard for each user-defined I/O pin.
Finally, Quartus II programmer must be used to download SOF file to TR5-Lite board using JTAG
interface.
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...