TR5-Lite User Manual
4
June 20, 2018
Chapter 1
Overview
This chapter provides an overview of the TR5-Lite Development Board and installation guide.
1
1
.
.
1
1
G
G
e
e
n
n
e
e
r
r
a
a
l
l
D
D
e
e
s
s
c
c
r
r
i
i
p
p
t
t
i
i
o
o
n
n
The Terasic TR5-Lite Stratix V GX FPGA Development Kit provides the ideal hardware solution
for designs that demand high bandwidth, advanced memory interfacing, and power efficiency in a
convenient half-height, half-length form-factor package. Designed for the most demanding high-end
applications, the TR5-Lite is empowered with the top-of-the-line Altera Stratix V GX, delivering
the best system-level integration and flexibility in the industry.
The Stratix® V GX FPGA features integrated transceivers that transfer at a maximum of 12.5 Gbps,
allowing the TR5-Lite to be fully compliant with version 3.0 of the PCI Express standard, as well as
allowing an ultra low-latency, straight connections to dual external 10G SFP+ modules. Not relying
on an external PHY will accelerate mainstream development of network applications enabling
customers to deploy designs for a broad range of high-speed connectivity applications. Matched
with two independent banks of DDR3 RAM, four independent banks of QDRII, and flash memory,
the TR5-Lite fully delivers in all high-bandwidth applications such as high frequency trading, data
acquisition, network processing, and signal processing.
It is highly recommended that users read the
TR5-Lite
Getting Started Guide
before using the
TR5-Lite board.
1
1
.
.
2
2
K
K
e
e
y
y
F
F
e
e
a
a
t
t
u
u
r
r
e
e
s
s
The following hardware is implemented on the TR5-Lite board:
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...