TR5-Lite User Manual
68
June 20, 2018
Figure 5-6
Block diagram of the Nios II Basic Demonstration
The program provides a menu in nios-terminal, as shown in
interface. With the menu, users can perform the test for the temperatures sensor and external PLL.
Note, pressing ‘ENTER’ should be followed with the choice number.
Figure 5-7
Menu of Demo Program
In temperature test, the program will display local temperature and remote temperature. The remote
temperature is the FPGA temperature, and the local temperature the board temperature where the
temperature sensor located.
In the external PLL programming test, the program will program the PLL first, then use TERASIC
QSYS custom CLOCK_COUNTER IP to count the clock count in a specified period to check
whether the output frequency is changed as demanded. To avoid a Quartus II compilation error,
dummy transceiver controllers are created to receive the clock from the external PLL. Users can
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...