TR5-Lite User Manual
41
June 20, 2018
like PCI Express (PCIe) to SATA. The SATA interface supports SATA 3.0 standard with connection
speed of 6 Gbps based on the Stratix V GX device with integrated transceivers compliant to SATA
electrical standards.
lists the SATA pin assignments, signal names and functions.
Table 2-20
Serial ATA Pin Assignments, Schematic Signal Names, and Functions
Schematic
Signal Name
Description
I/O Standard
Stratix V GX Pin
Number
SATA_HOST_TX_p0
Differential transmit data output
before DC blocking capacitor
1.4-V PCML
PIN_AL4
SATA_HOST_TX_n0
Differential transmit data output
before DC blocking capacitor
1.4-V PCML
PIN_AL3
SATA_HOST_RX_p0
Differential receive data input
after DC blocking capacitor
1.4-V PCML
PIN_AP2
SATA_HOST_RX_n0
Differential receive data input
after DC blocking capacitor
1.4-V PCML
PIN_AP1
SATA_REFCLK_ p
Reference Clock
HCSL
PIN_AF7
SATA_REFCLK_ n
Reference Clock
HCSL
PIN_AF6
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...