TR5-Lite User Manual
28
June 20, 2018
DDR3B_DQ4
Data [4]
SSTL-15 Class I
PIN_AW19
DDR3B_DQ5
Data [5]
SSTL-15 Class I
PIN_AM19
DDR3B_DQ6
Data [6]
SSTL-15 Class I
PIN_AL19
DDR3B_DQ7
Data [7]
SSTL-15 Class I
PIN_AU18
DDR3B_DQ8
Data [8]
SSTL-15 Class I
PIN_AM17
DDR3B_DQ9
Data [9]
SSTL-15 Class I
PIN_AJ16
DDR3B_DQ10
Data [10]
SSTL-15 Class I
PIN_AL17
DDR3B_DQ11
Data [11]
SSTL-15 Class I
PIN_AG18
DDR3B_DQ12
Data [12]
SSTL-15 Class I
PIN_AJ17
DDR3B_DQ13
Data [13]
SSTL-15 Class I
PIN_AG17
DDR3B_DQ14
Data [14]
SSTL-15 Class I
PIN_AK17
DDR3B_DQ15
Data [15]
SSTL-15 Class I
PIN_AJ15
DDR3B_DQS0
Data Strobe p[0]
Differential 1.5-V SSTL Class I
PIN_AP18
DDR3B_DQS_n0
Data Strobe n[0]
Differential 1.5-V SSTL Class I
PIN_AR19
DDR3B_DQS1
Data Strobe p[1]
Differential 1.5-V SSTL Class I
PIN_AH18
DDR3B_DQS_n1
Data Strobe n[1]
Differential 1.5-V SSTL Class I
PIN_AH19
DDR3B_DM0
Data Mask [0]
SSTL-15 Class I
PIN_AV19
DDR3B_DM1
Data Mask [1]
SSTL-15 Class I
PIN_AJ18
DDR3B_A0
Address [0]
SSTL-15 Class I
PIN_AV13
DDR3B_A1
Address [1]
SSTL-15 Class I
PIN_AT14
DDR3B_A2
Address [2]
SSTL-15 Class I
PIN_AT17
DDR3B_A3
Address [3]
SSTL-15 Class I
PIN_AU12
DDR3B_A4
Address [4]
SSTL-15 Class I
PIN_AL15
DDR3B_A5
Address [5]
SSTL-15 Class I
PIN_AU14
DDR3B_A6
Address [6]
SSTL-15 Class I
PIN_AL16
DDR3B_A7
Address [7]
SSTL-15 Class I
PIN_AR17
DDR3B_A8
Address [8]
SSTL-15 Class I
PIN_AN17
DDR3B_A9
Address [9]
SSTL-15 Class I
PIN_AP15
DDR3B_A10
Address [10]
SSTL-15 Class I
PIN_BC17
DDR3B_A11
Address [11]
SSTL-15 Class I
PIN_AR15
DDR3B_A12
Address [12]
SSTL-15 Class I
PIN_AY19
DDR3B_A13
Address [13]
SSTL-15 Class I
PIN_AR14
DDR3B_A14
Address [14]
SSTL-15 Class I
PIN_AM16
DDR3B_A15
Address [15]
SSTL-15 Class I
PIN_AT15
DDR3B_RAS_n
Row Address Strobe
SSTL-15 Class I
PIN_BA16
DDR3B_CAS_n
Column Address Strobe SSTL-15 Class I
PIN_AP16
DDR3B_BA0
Bank Address [0]
SSTL-15 Class I
PIN_AW13
DDR3B_BA1
Bank Address [1]
SSTL-15 Class I
PIN_AU13
DDR3B_BA2
Bank Address [2]
SSTL-15 Class I
PIN_AV14
DDR3B_CK
Clock p0
Differential 1.5-V SSTL Class I
PIN_BC19
DDR3B_CK_n
Clock n0
Differential 1.5-V SSTL Class I
PIN_BD19
DDR3B_CKE0
Clock Enable pin 0
SSTL-15 Class I
PIN_BD17
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...