TR5-Lite User Manual
80
June 20, 2018
Quartus II Project
The Quartus II project is designed to only access DDR3-A or DDR3-B at same time due to the
address space limitation of Nios II. Users can change the accessed memory target at Quartus
compile time by defining the constant USE_DDR3_A for DDR3-A or constant USE_DDR3_B for
DDR3-B bank. After the constant is defined, please perform Analysis and Synthesis and then run
the TCL files generated by DDR3 IP before starting Quartus II compilation.
Design Tools
Quartus II 13.1
Nios II Eclipse 13.1
Demonstration Source Code
Quartus Project directory: Nios_DDR3
Nios II Eclipse: Nios_DDR3\Software
Nios II Project Compilation
Before you attempt to compile the reference design under Nios II Eclipse, make sure the project is
cleaned first by clicking ‘Clean’ from the ‘Project’ menu of Nios II Eclipse.
Demonstration Batch File
Demo Batch File Folder:
Nios_DDR3\demo_batch\DDR3_A_667HZ
or
Nios_DDR3\demo_batch\DDR3_B_667MHZ
The demo batch file includes following files:
Batch File for USB-Blaseter (II): test.bat, test_bashrc (test_ub2.bat, test_bashrc_ub2)
FPGA Configure File: TR5_LITE_gondlen_top
.sof
Nios II Program: TEST_DDR3
.elf
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...