TR5-Lite User Manual
31
June 20, 2018
QDRIIA_K_P
Clock P
Differentail 1.8-V HSTL Class I
PIN_V12
QDRIIA_K_N
Clock N
Differentail 1.8-V HSTL Class I
PIN_V11
QDRIIA_CQ_P
Echo clock P
1.8-V HSTL Class I
PIN_T12
QDRIIA_CQ_N
Echo clock N
1.8-V HSTL Class I
PIN_K11
QDRIIA_RPS_n
Report Select
1.8-V HSTL Class I
PIN_K12
QDRIIA_WPS_n
Write Port Select
1.8-V HSTL Class I
PIN_F11
QDRIIA_DOFF_n DLL enable
1.8-V HSTL Class I
PIN_B10
QDRIIA_ODT ?
1.8-V HSTL Class I
PIN_F10
QDRII_QVLD?
1.8-V HSTL Class I
PIN_G10
Table 2-14
QDRII+ SRAM B Pin Assignments, Schematic Signal Names, and Functions
Schematic
Signal Name
Description
I/O Standard
Stratix IV GX Pin
Number
QDRIIB_A0
Address bus[0]
1.8-V HSTL Class I
PIN_F22
QDRIIB_A1
Address bus[1]
1.8-V HSTL Class I
PIN_A14
QDRIIB_A2
Address bus[2]
1.8-V HSTL Class I
PIN_F23
QDRIIB_A3
Address bus[3]
1.8-V HSTL Class I
PIN_E21
QDRIIB_A4
Address bus[4]
1.8-V HSTL Class I
PIN_G23
QDRIIB_A5
Address bus[5]
1.8-V HSTL Class I
PIN_C21
QDRIIB_A6
Address bus[6]
1.8-V HSTL Class I
PIN_D20
QDRIIB_A7
Address bus[7]
1.8-V HSTL Class I
PIN_A20
QDRIIB_A8
Address bus[8]
1.8-V HSTL Class I
PIN_D21
QDRIIB_A9
Address bus[9]
1.8-V HSTL Class I
PIN_E20
QDRIIB_A10
Address bus[10]
1.8-V HSTL Class I
PIN_B20
QDRIIB_A11
Address bus[11]
1.8-V HSTL Class I
PIN_A22
QDRIIB_A12
Address bus[12]
1.8-V HSTL Class I
PIN_F21
QDRIIB_A13
Address bus[13]
1.8-V HSTL Class I
PIN_A16
QDRIIB_A14
Address bus[14]
1.8-V HSTL Class I
PIN_B16
QDRIIB_A15
Address bus[15]
1.8-V HSTL Class I
PIN_D17
QDRIIB_A16
Address bus[16]
1.8-V HSTL Class I
PIN_E17
QDRIIB_A17
Address bus[17]
1.8-V HSTL Class I
PIN_B22
QDRIIB_A18
Address bus[18]
1.8-V HSTL Class I
PIN_E24
QDRIIB_A19
Address bus[19]
1.8-V HSTL Class I
PIN_C22
QDRIIB_A20
Address bus[20]
1.8-V HSTL Class I
PIN_D24
QDRIIB_D0
Write data bus[0]
1.8-V HSTL Class I
PIN_N20
QDRIIB_D1
Write data bus[1]
1.8-V HSTL Class I
PIN_P20
QDRIIB_D2
Write data bus[2]
1.8-V HSTL Class I
PIN_B19
QDRIIB_D3
Write data bus[3]
1.8-V HSTL Class I
PIN_L20
QDRIIB_D4
Write data bus[4]
1.8-V HSTL Class I
PIN_E18
QDRIIB_D5
Write data bus[5]
1.8-V HSTL Class I
PIN_D18
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...