TR5-Lite User Manual
30
June 20, 2018
QDRIIA_A17
Address bus[17]
1.8-V HSTL Class I
PIN_Y17
QDRIIA_A18
Address bus[18]
1.8-V HSTL Class I
PIN_T15
QDRIIA_A19
Address bus[19]
1.8-V HSTL Class I
PIN_Y16
QDRIIA_A20
Address bus[20]
1.8-V HSTL Class I
PIN_W17
QDRIIA_D0
Write data bus[0]
1.8-V HSTL Class I
PIN_A11
QDRIIA_D1
Write data bus[1]
1.8-V HSTL Class I
PIN_A10
QDRIIA_D2
Write data bus[2]
1.8-V HSTL Class I
PIN_B11
QDRIIA_D3
Write data bus[3]
1.8-V HSTL Class I
PIN_C12
QDRIIA_D4
Write data bus[4]
1.8-V HSTL Class I
PIN_T13
QDRIIA_D5
Write data bus[5]
1.8-V HSTL Class I
PIN_U12
QDRIIA_D6
Write data bus[6]
1.8-V HSTL Class I
PIN_T14
QDRIIA_D7
Write data bus[7]
1.8-V HSTL Class I
PIN_U11
QDRIIA_D8
Write data bus[8]
1.8-V HSTL Class I
PIN_U14
QDRIIA_D9
Write data bus[9]
1.8-V HSTL Class I
PIN_E12
QDRIIA_D10
Write data bus[10]
1.8-V HSTL Class I
PIN_E11
QDRIIA_D11
Write data bus[11]
1.8-V HSTL Class I
PIN_D12
QDRIIA_D12
Write data bus[12]
1.8-V HSTL Class I
PIN_M13
QDRIIA_D13
Write data bus[13]
1.8-V HSTL Class I
PIN_D11
QDRIIA_D14
Write data bus[14]
1.8-V HSTL Class I
PIN_N14
QDRIIA_D15
Write data bus[15]
1.8-V HSTL Class I
PIN_P13
QDRIIA_D16
Write data bus[16]
1.8-V HSTL Class I
PIN_G11
QDRIIA_D17
Write data bus[17]
1.8-V HSTL Class I
PIN_C10
QDRIIA_Q0
Read Data bus[0]
1.8-V HSTL Class I
PIN_M11
QDRIIA_Q1
Read Data bus[1]
1.8-V HSTL Class I
PIN_N11
QDRIIA_Q2
Read Data bus[2]
1.8-V HSTL Class I
PIN_V9
QDRIIA_Q3
Read Data bus[3]
1.8-V HSTL Class I
PIN_V10
QDRIIA_Q4
Read Data bus[4]
1.8-V HSTL Class I
PIN_T11
QDRIIA_Q5
Read Data bus[5]
1.8-V HSTL Class I
PIN_U9
QDRIIA_Q6
Read Data bus[6]
1.8-V HSTL Class I
PIN_T9
QDRIIA_Q7
Read Data bus[7]
1.8-V HSTL Class I
PIN_R10
QDRIIA_Q8
Read Data bus[8]
1.8-V HSTL Class I
PIN_T10
QDRIIA_Q9
Read Data bus[9]
1.8-V HSTL Class I
PIN_L11
QDRIIA_Q10
Read Data bus[10]
1.8-V HSTL Class I
PIN_M12
QDRIIA_Q11
Read Data bus[11]
1.8-V HSTL Class I
PIN_L12
QDRIIA_Q12
Read Data bus[12]
1.8-V HSTL Class I
PIN_H10
QDRIIA_Q13
Read Data bus[13]
1.8-V HSTL Class I
PIN_J10
QDRIIA_Q14
Read Data bus[14]
1.8-V HSTL Class I
PIN_H11
QDRIIA_Q15
Read Data bus[15]
1.8-V HSTL Class I
PIN_H12
QDRIIA_Q16
Read Data bus[16]
1.8-V HSTL Class I
PIN_P12
QDRIIA_Q17
Read Data bus[17]
1.8-V HSTL Class I
PIN_R12
QDRIIA_BWS_n0 Byte Write select[0] 1.8-V HSTL Class I
PIN_R13
QDRIIA_BWS_n1 Byte Write select[1] 1.8-V HSTL Class I
PIN_P14
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...