TR5-Lite User Manual
66
June 20, 2018
initial_config initial_config(
.iCLK(iCLK), // system clock 50mhz
.iRST_n(iRST_n), // system reset
.oINITIAL_START(initial_start),
.iINITIAL_ENABLE(1'b1),
);
Changing the setting from ".iINITIAL_ENABLE(1'b1) " to ".iINITIAL_ENABLE(1'b0)" will
disable the initialization function of Si570 Controller.
Design Tools
Quartus II 13.1
Demonstration Source Code
Project directory: TR5_LITE_SI570_Controller
Bit stream used: TR5_LITE_SI570_Controller.sof
Demonstration Batch File : test.bat (For USB-Blaster)/ test_ub2.bat (For USB-Blaster II)
Demo Batch File Folder: TR5_LITE_SI570_Controller \demo_batch
The demo batch file folders include the following files:
Batch File: test.bat (For USB-Blaster)/ test_ub2.bat (For USB-Blaster II)
FPGA Configuration File: TR5_LITE_SI570_CONTROLLER.sof
Demonstration Setup
Make sure Quartus II is installed on your PC.
Connect the USB Blaster cable to the TR5-Lite board and host PC. Install the USB Blaster driver
if necessary.
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...