TR5-Lite User Manual
27
June 20, 2018
DDR3A_DM0
Data Mask [0]
SSTL-15 Class I
PIN_AJ12
DDR3A_DM0
Data Mask [1]
SSTL-15 Class I
PIN_AU11
DDR3A_A0
Address [0]
SSTL-15 Class I
PIN_AW10
DDR3A_A1
Address [1]
SSTL-15 Class I
PIN_AK15
DDR3A_A2
Address [2]
SSTL-15 Class I
PIN_AJ14
DDR3A_A3
Address [3]
SSTL-15 Class I
PIN_AT12
DDR3A_A4
Address [4]
SSTL-15 Class I
PIN_AE18
DDR3A_A5
Address [5]
SSTL-15 Class I
PIN_AF16
DDR3A_A6
Address [6]
SSTL-15 Class I
PIN_AE16
DDR3A_A7
Address [7]
SSTL-15 Class I
PIN_Ah15
DDR3A_A8
Address [8]
SSTL-15 Class I
PIN_AE17
DDR3A_A9
Address [9]
SSTL-15 Class I
PIN_AK18
DDR3A_A10
Address [10]
SSTL-15 Class I
PIN_BC14
DDR3A_A11
Address [11]
SSTL-15 Class I
PIN_AG14
DDR3A_A12
Address [12]
SSTL-15 Class I
PIN_AY15
DDR3A_A13
Address [13]
SSTL-15 Class I
PIN_AG15
DDR3A_A14
Address [14]
SSTL-15 Class I
PIN_AF11
DDR3A_A15
Address [15]
SSTL-15 Class I
PIN_BD16
DDR3A_RAS_n
Row Address Strobe
SSTL-15 Class I
PIN_BC13
DDR3A_CAS_n
Column Address Strobe SSTL-15 Class I
PIN_BB11
DDR3A_BA0
Bank Address [0]
SSTL-15 Class I
PIN_BC16
DDR3A_BA1
Bank Address [1]
SSTL-15 Class I
PIN_AK12
DDR3A_BA2
Bank Address [2]
SSTL-15 Class I
PIN_AY13
DDR3A_CK
Clock p0
Differential 1.5-V SSTL Class I PIN_AG16
DDR3A_CK_n
Clock n0
Differential 1.5-V SSTL Class I PIN_AF17
DDR3A_CKE0
Clock Enable pin 0
SSTL-18 Class I
PIN_BD14
DDR3A_CKE1
Clock Enable pin 1
SSTL-18 Class I
PIN_AY10
DDR3A_ODT0
On Die Termination[0]
SSTL-15 Class I
PIN_BA13
DDR3A_ODT1
On Die Termination[1]
SSTL-15 Class I
PIN_BD13
DDR3A_WE_n
Write Enable
SSTL-15 Class I
PIN_BB14
DDR3A_CS_n0
Chip Select [0]
SSTL-15 Class I
PIN_BB15
DDR3A_CS_n1
Chip Select [1]
SSTL-15 Class I
PIN_BA15
DDR3A_RESET_n Chip Reset
SSTL-15 Class I
PIN_AE15
Table 2-12
DDR3-B Pin Assignments, Schematic Signal Names, and Functions
Schematic
Signal Name
Description
I/O Standard
Stratix IV GX Pin
Number
DDR3B_DQ0
Data [0]
SSTL-15 Class I
PIN_AN20
DDR3B_DQ1
Data [1]
SSTL-15 Class I
PIN_AL18
DDR3B_DQ2
Data [2]
SSTL-15 Class I
PIN_AN19
DDR3B_DQ3
Data [3]
SSTL-15 Class I
PIN_AP19
Содержание TR-5 Lite FPGA
Страница 1: ...TR5 Lite User Manual 1 www terasic com June 20 2018...
Страница 71: ...TR5 Lite User Manual 71 www terasic com June 20 2018 Figure 5 9 CDCM 61004 Demo Figure 5 10 Si570 Demo...
Страница 85: ...TR5 Lite User Manual 85 www terasic com June 20 2018 Figure 7 5 Transceiver Loopback Test in Progress...