Copyright © Siemens AG 2010. All rights reserved.
Page
91
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
0x00A4
AHB_Base_Address_Mask_Register0
R
0xBFFF0001
0x00A8
AHB_Base_Address_Mask_Register1
R/W
0x3F000007
0x00AC
AHB_Base_Address_Mask_Register2
R/W
0x00000000
0x00B0
AHB_Base_Address_Mask_Register3
R/W
0x00000000
0x00B4
AHB_Base_Address_Mask_Register4
R/W
0x00000000
0x00B8
Reserved
0x00BC
Reserved
0x00C0
AHB_Base_Address_Translation_Register2
R/W
0x00000000
0x00C4
AHB_Base_Address_Translation_Register3
R/W
0x00000000
0x00C8
AHB_Base_Address_Translation_Register4
R/W
0x00000000
0x00CC
AHB_Status_Register
AHB_Function_Register
R/W
0x00000000
0x00D0
Wait_States_Bridge
_as_PCI_Target
Wait_States_Bridge
_PCI_Master
Wait_States_Bridge
_as_AHB_Slave
Wait_States_Bridge
_AHB_Master
R/W
0x00000000
0x00D4
Bridge_Interrupt_Status_Register
R
0x00000000
0x00D8
AHB_Interrupt_Enable_Register
R/W
0x00000000
0x00DC
PCI_Interrupt_Enable_Register
R/W
0x00000000
0x00E0 -
0x00F4
..............
0x00F8
SERR_Generation_By_Software
W
0x00000000
0x00FC
Enable_Configuration_From_PCI
R/W
0x00000000
Table 27: Overview of PCI Registers
8.4 PCI Register Description
A detailed description of the individual PCI registers can be found in /3/.