Copyright © Siemens AG 2010. All rights reserved.
Page
92
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
9 Memory Description
This section presents a detailed description of the memory areas of all integrated function groups.
9.1 Memory Partitioning of the ERTEC 400
The table below lists the AHB masters along with their options for accessing various memory areas.
Start and End
Address
Segment
Function Area for
ARM9
Function Area for IRT
Function Area for
PCI/LBU
0000 0000
0FFF FFFF
0
Internal Boot ROM or
internal RAM
Internal Boot ROM or
internal RAM
Internal Boot ROM or
internal RAM
1000 0000
1FFF FFFF
1
IRT switch
Not used
IRT switch
2000 0000
2FFF FFFF
2
EMIF (SDRAM)
EMIF (SDRAM)
EMIF (SDRAM)
3000 0000
3FFF FFFF
3
EMIF (asynchr.
Memory Area Bank 0-
3)
EMIF (asynchr.
Memory Area Bank 0-
3)
EMIF (asynchr. Memory
Area Bank 0-3)
4000 0000
4FFF FFFF
4
All APB macros incl.
boot ROM
Not used
All APB macros incl.
boot ROM
5000 0000
5FFF FFFF
5
ARM-ICU
Not used
Not used
6000 0000
6FFF FFFF
6
Internal SRAM
Internal SRAM
Internal SRAM
7000 0000
7FFF FFFF
7
EMIF register
Not used
EMIF register
8000 0000
FFFF FFFF
8 - 15
PCI
PCI
Not used
Table 28: Partitioning of Memory Areas