Copyright © Siemens AG 2010. All rights reserved.
Page
12
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
1.5 Signal Function Description
Pin Description for ERTEC 400
The ERTEC 400 Ethernet communication block is available in a 304-pin FBGA package: The signal names of the
ERTEC 400 are described in this section.
1.5.1
GPIO 0 to 31 and Alternative Functions
Various signals are multiplexed on the same pin. These multiplexed signals can contain up to four different
functions. The alternative functions are assigned in GPIO registers
GPIO_PORT_MODE_L
and
GPIO_PORT_MODE_H
(see Section 4.2.2). The table describes all signals with their different functions and
associated pin numbers.
No. Signal
Name
Alternative
Function 1
Alternative
Function 2
Alternative
Function 3
(5)
I/O
(Reset)
Pull-
Pin
No.
Comment
General Purpose I/O / I/O
1
GPIO0
B (I)
up
T21
GPIO (interruptible)
2
GPIO1
B (I)
up
U21
GPIO (interruptible)
3
GPIO2
B (I)
up
V22
GPIO
4
GPIO3
B (I)
up
V21
GPIO
5
GPIO4
B (I)
up
N17
GPIO
6
GPIO5
B (I)
up
P19
GPIO
7
GPIO6
B (I)
up
R19
GPIO
8
GPIO7
B (I)
up
T19
GPIO
9
GPIO8
TXD1
TRACEPKT0
B/O/-/O (I)
up
AA20
GPIO or UART1 or
ETM
10
GPIO9
RXD1
TRACEPKT1
B/I/-/O (I)
up
AB20
GPIO or UART1 or
ETM
11
GPIO10
DCD1_N
TRACEPKT2
B/I/-/O (I)
up
AA19
GPIO or UART1 or
ETM
12
GPIO11
DSR1_N
TRACEPKT3
B/I/-/O (I)
up
AA18
GPIO or UART1 or
ETM
13
GPIO12
CTS1_N
ETMEXTOUT
B/I/-/O (I)
up
W13
GPIO or UART1 or
ETM
14
GPIO13
TXD2
B/O (I)
up
V15
GPIO or UART2
15
GPIO14
RXD2
B/I (I)
up
U15
GPIO or UART2
16
GPIO15
DCD2_N
WDOUT0_N
B/I/O (I)
up
W16
GPIO or UART2 or
watchdog
17
GPIO16
DSR2_N
SSPCTLOE
ETMEXTIN1
B/I/O/I (I)
up
AB14
GPIO or UART2 or
SPI or ETM
18
GPIO17
CTS2_N
SSPOE
Reserved
B/I/O/O (I)
up
AA14
GPIO or UART2 or
SPI
19
GPIO18
SSPRXD
B/I (I)
up
W22
GPIO or SPI
20
GPIO19
SSPTXD
TRACEPKT4
B/O/-/O (I)
up
AB18
GPIO or SP1 or ETM
21
GPIO20
SCLKOUT
TRACEPKT5
B/O/-/O (I)
up
AA17
GPIO or SP1 or ETM
22
GPIO21
SFRMOUT
TRACEPKT6
B/O/-/O (I)
up
AB17
GPIO or SP1 or ETM
23
GPIO22
SFRMIN
TRACEPKT7
B/I/-/O (I)
up
AA16
GPIO or SPI or ETM;
if SPI boot
GPIO =
Chip Select
24
GPIO23
SCLKIN
DBGACK
B/I/-/O (I)
up
Y22
GPIO or SPI (I) or
ARM9 debugging (O)
25
GPIO24
PLL_EXT_IN_N
B/I (I)
up
AA11
GPIO or MC_PLL
26
GPIO25
TGEN_OUT1_N
*1
B/O (I)
up
AA10
GPIO or MC_PLL
27
GPIO26
TGEN_OUT2_N
B/O (I)
up
AB10
GPIO or MC_PLL
28
GPIO27
TGEN_OUT3_N
B/O (I)
up
W10
GPIO or MC_PLL
29
GPIO28
TGEN_OUT4_N
B/O (I)
up
W9
GPIO or MC_PLL
30
GPIO29
TGEN_OUT5_N
B/O (I)
up
V10
GPIO or MC_PLL
31
GPIO30
TGEN_OUT6_N
B/O (I)
up
V11
GPIO (interruptible)
or MC_PLL
32
GPIO31
B (I)
up
V12
GPIO (interruptible)
*1 For an IRT application pin GPIO25 is default parameterized as alternate function1 (TGEN_OUT1_N). A
synchronous clock is issued at this pin. During the certification process of a PROFINET IO DEVICE with
IRT functionality this pin has to be accessible from outside (mandatory).