Copyright © Siemens AG 2010. All rights reserved.
Page
19
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
No.
Signal Name
RMII
Signal Name
MII
(5)
I/O
(Reset)
Pull-
Pin No.
Comment
RMII-3/MII-1
206
TXD_P3(0)
TXD_P1(2)
O/O (O)
C22
RMII: Transmit data Port 3 Bit
0
MII: Transmit data Port 1 Bit 2
207
TXD_P3(1)
TXD_P1(3)
O/O (O)
C21
RMII: Transmit data Port 3 Bit
1
MII: Transmit data Port 1 Bit 3
208
RXD_P3(0)
RXD_P1(2)
I/I (I)
dn
B22
RMII: Receive data Port 3 Bit 0
MII: Receive data Port 1 Bit 2
209
RXD_P3(1)
RXD_P1(3)
I/I (I)
dn
B21
RMII: Receive data Port 3 Bit 1
MII: Receive data Port 1 Bit 3
210
TX_EN_P3
TX_ERR_P1
O/O (O)
D21
RMII: Transmit enable Port 3
MII: Transmit error Port 1
211
CRS_DV_P3
RX_DV_P1
I/I (I)
dn
F19
RMII: Carrier sense/data valid
Port 3
MII: Receive data valid Port 1
212
RX_ER_P3
COL_P1
I/I (I)
dn
E21
RMII: Receive error Port 3
MII: Collision Port 1
213
-
RX_CLK_P1
I/I (I)
dn
H18
MII: Receive clock Port 1
214
-
TX_CLK_P1
I/I (I)
dn
J17
MII: Transmit clock Port 1
1.5.9
Power Supply
No.
Voltage
Signal Name
I/O
Pin No.
Comment
Power Supply
215 - 244
VDD Core
P
B11, D6, D9, D15, E5, E18,
E19, F6, F17, H4, J19, K4,
L19, M4, N5, N19, P4, P18,
R18, U4, U6, U17, V5, V14,
V18, W7, W8, W14, W15,
W17
SV Core 1.5 V (30 pins)
245 - 261
GND Core
P
E6, F10, F16, G6, G17, K6,
L18, T17, U1, U5, U7, U9,
U13, U14, U18, V9, V17
GND CORE (17 pins)
262 - 280
VDD IO
P
A3, A5, A8, A11, A15, A18,
A20, E1, L1, R1, Y1, AB3,
AB7, AB11, AB15, AB19,
D22, J22, T22
V IO 3.3 or 5 Volt for PCI
V DD 3.3 Volt for LBU
(19 pins)
281 - 296
GND IO
P
A7, A21, E16, F7, F13, F18,
G5, K22, M1, P6, T6, U16,
U22, V7, V13, AB13,
GND IO (16 pins)
297 - 299
P5V_PCI (4)
P
F8, D12, E15
V IO for PCI (3 pins)
300
AVDD
P
W11
SV Analog 1.5 V (1 pin)
301
AGND
P
U10
GND Analog (1 pin)
302
AVDD_PCI
P
F22
SV Analog PCI 1.5 V (1 pin)
303
AGND_PCI
P
G21
GND Analog PCI (1 pin)
304
TACT_N
H17
Not used
Table 1: ERTEC 400 Pin Assignment and Signal Description