
Copyright © Siemens AG 2010. All rights reserved.
Page
17
ERTEC 400 Manual
Technical data subject to change
Version 1.2.2
No
.
Signal Name
PCI
Signal Name
LBU
(5)
I/O
(Reset)
Pull-
Pin No.
Comment
PCI/LBU Interface
151
IRDY_N
LBU_AB03
B/I (I)
A10
LBU: Address Bit 3
152
FRAME_N
LBU_AB04
B/I (I)
A12
LBU: Address Bit 4
153
CBE2_N
LBU_AB05
B/I (I)
A13
PCI: Byte 2 Enable
LBU: Address Bit 5
154
AD16
LBU_AB06
B/I (I)
B12
PCI: Address / Data Bit 16
LBU: Address Bit 6
155
AD17
LBU_AB07
B/I (I)
B13
PCI: Address / Data Bit 17
LBU: Address Bit 7
156
AD18
LBU_AB08
B/I (I)
E11
PCI: Address / Data Bit 18
LBU: Address Bit 8
157
AD19
LBU_AB09
B/I (I)
A14
PCI: Address / Data Bit 19
LBU: Address Bit 9
158
AD20
LBU_AB10
B/I (I)
E12
PCI: Address / Data Bit 20
LBU: Address Bit 10
159
AD21
LBU_AB11
B/I (I)
B14
PCI: Address / Data Bit 21
LBU: Address Bit 11
160
AD22
LBU_AB12
B/I (I)
E13
PCI: Address / Data Bit 22
LBU: Address Bit 12
161
AD23
LBU_AB13
B/I (I)
B15
PCI: Address / Data Bit 23
LBU: Address Bit 13
162
IDSEL
LBU_AB14
I/I (I)
D13
PCI: IDSEL
LBU: Address Bit 14
163
CBE3_N
LBU_AB15
B/I (I)
A16
PCI: Byte 3 Enable
LBU: Address Bit 15
164
AD24
LBU_AB16
B/I (I)
F14
PCI: Address / Data Bit 24
LBU: Address Bit 16
165
AD25
LBU_AB17
B/I (I)
B16
PCI: Address / Data Bit 25
LBU: Address Bit 17
166
AD26
LBU_AB18
B/I (I)
E14
PCI: Address / Data Bit 26
LBU: Address Bit 18
167
AD27
LBU_AB19
B/I (I)
A17
PCI: Address / Data Bit 27
LBU: Address Bit 19
168
AD28
LBU_AB20
B/I (I)
F15
PCI: Address / Data Bit 28
LBU: Address Bit 20
169
AD29
LBU_SEG_0
B/I (I)
B17
PCI: Address / Data Bit 29
LBU: Segment 0
170
AD30
LBU_SEG_1
B/I (I)
D14
PCI: Address / Data bit 30
LBU: Segment 1
171
AD31
LBU_CS_R_N
B/I (I)
B18
PCI: Address / Data bit 31
LBU: Chip select for accesses
to paging configuration register
172
PME_N
LBU_RDY_N
B/O (I)
D16
PCI mode: Open drain; ext. PU
necessary
LBU mode: Ready signal;
polarity dependent on
LBU_POL_RDY input; output
active while LBU_CS_R/M_N is
active;
173
REQ_N
LBU_CS_M_N
O/I (T)
A19
LBU mode: Chip select for
accesses to ERTEC 400-internal
resources
174
GNT_N
LBU_CFG
I /I (I)
D17
LBU mode:
0 : Separate RD/WR line
1: LBU_WR_N has read/write
control
175
CLK_PCI
---
I /I (I)
B19
PCI bus clock
176
RES_PCI_N
---
I /I (I)
E17
PCI bus reset
177
INTA_N
LBU_IRQ0_N
O/O (T)
D18
PCI mode: Open drain; ext. PU
necessary
LBU mode: No open drain
178
INTB_N
LBU_IRQ1_N
O/O (T)
B20
PCI mode: Open drain; ext. PU
necessary
LBU mode: No open drain
179
M66EN
---
B/I (I)
D19
Selection of 66/33 MHz PCI
clock