Rev. 3.0, 10/02, page 270 of 686
Table 10.3
CCLR2 to CCLR0 (channel 0)
Channel
Bit 7
CCLR2
Bit 6
CCLR1
Bit 5
CCLR0
Description
0
TCNT clearing disabled (Initial value)
0
1
TCNT cleared by TGRA compare
match/input capture
0
TCNT cleared by TGRB compare
match/input capture
0
1
1
TCNT cleared by counter coearing for
another channel performing
synchronous/clearing synchronous
operation
*
1
0
TCNT clearing disabled
0
1
TCNT cleared by TGRC compare
match/input capture
*
2
0
TCNT cleared by TGRD compare
match/input capture
*
2
0, 3
1
1
1
TCNT cleared by counter clearing for
another channel performing synchronous
clearing/synchronous operation
*
1
Notes:
*
1 Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1.
*
2 When TGRC or TGRD is used as a buffer register. TCNT is not cleared because the
buffer register setting has priority, and compare match/input capture does not occur.
Table 10.4
CCLR2 to CCLR0 (channels 1 and 2)
Channel
Bit 7
Reserved
*
2
Bit 6
CCLR1
Bit 5
CCLR0
Description
0
TCNT clearing disabled
0
1
TCNT cleared by TGRA compare
match/input capture
0
TCNT cleared by TGRB compare
match/input capture
1, 2
0
1
1
TCNT cleared by counter clearing for
another channel performing synchronous
clearing/synchronous operation
*
1
Notes:
*
1 Synchronous operation setting is performed by setting the SYNC bit in TSYR to 1.
*
2 Bit 7 is reserved in channels 1 and 2. It is always read as 0 and cannot be modified.
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...