Rev. 3.0, 10/02, page 359 of 686
RxD0
TxD0
PG1/
C/
CKE1
SSE
SCK0
Clock
External clock
TEI
TXI
RXI
ERI
RSR
RDR
TSR
TDR
SMR
: Receive shift register
: Receive data register
: Transmit shift register
: Transmit data register
: Serial mode register
SCR
SSR
SCMR
BRR
SEMR
: Serial control register
: Serial status register
: Smart card mode register
: Bit rate register
: Serial Extended mode register
SCMR
SSR
SCR
SMR
SEMR
control
transmission
and reception
Baud rate
generator
Average transfer
rate generator
10.667MHz
· 115.152kbps
· 460.606kbps
16MHz
· 460.784kbps
· 720kbps
BRR
TPU
TIOCA1
TCLKA
TIOCA2
Module data bus
RDR
TSR
RSR
Detecting parity
Legend
TDR
Parity
check
Internal data bus
Bus interface
/4
/16
/64
Figure 13.1 Block Diagram of SCI_0
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...