Rev. 2.0, 10/02, page lvii of lviii
Section 11 8-Bit Timers (TMR)
Table 11.1 Pin Configuration...................................................................................................... 329
Table 11.2 Clock Input to TCNT and Count Condition.............................................................. 332
Table 11.3 8-Bit Timer Interrupt Sources ................................................................................... 340
Table 11.4 Timer Output Priorities ............................................................................................. 344
Table 11.5 Switching of Internal Clock and TCNT Operation ................................................... 345
Section 12 Watchdog Timer
Table 12.1 WDT Interrupt Source .............................................................................................. 354
Section 13 Serial Communication Interface
Table 13.1 Pin Configuration...................................................................................................... 361
Table 13.2 Relationships between The N Setting in BRR and Bit Rate B .................................. 375
Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (1
)
............................... 376
Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (2) ............................... 377
Table 13.3 BRR Settings for Various Bit Rates (Asynchronous Mode) (3) ............................... 378
Table 13.4 Maximum Bit Rate for Each Frequency (Asynchronous Mode)............................... 378
Table 13.5 Maximum Bit Rate with External Clock Input (Asynchronous Mode)..................... 379
Table 13.6 BRR Settings for Various Bit Rates (Clocked Synchronous Mode) ......................... 380
Table 13.7 Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode)......... 380
Table 13.8 Serial Transfer Formats (Asynchronous Mode) ........................................................ 382
Table 13.9 SSR Status Flags and Receive Data Handling .......................................................... 389
Table 13.10 SCI Interrupt Sources................................................................................................ 409
Section 14 Boundary Scan Function
Table 14.1 Pin Configuration...................................................................................................... 419
Table 14.2 Instruction configuration........................................................................................... 420
Table 14.3 IDCODE Register Configuration .............................................................................. 422
Table 14.4 Correspondence between LSI Pins and Boundary Scan Register ............................. 424
Section 15 Universal Serial Bus Interface (USB)
Table 15.1 Pin Configuration...................................................................................................... 436
Table 15.2 EPINFO Data Settings .............................................................................................. 443
Table 15.3 Relationship between the UTSTR0 Setting and Pin Outputs .................................... 478
Table 15.4 Relationship between the UTSTR1 Settings and Pin Inputs ..................................... 480
Table 15.5 SCI Interrupt Sources................................................................................................ 482
Table 15.6 Command Decoding on Firmware ............................................................................ 508
Table 15.7 Register Name Modification List .............................................................................. 517
Table 15.8 Bit Name Modification List ...................................................................................... 518
Table 15.9 EPINFO Data Settings .............................................................................................. 519
Section 16 A/D Converter
Table 16.1 Pin Configuration...................................................................................................... 535
Table 16.2 Analog Input Channels and Corresponding ADDR Registers .................................. 536
Table 16.3 A/D Conversion Time (Single Mode)....................................................................... 543
Table 16.4 A/D Conversion Time (Scan Mode) ......................................................................... 543
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...