Rev. 3.0, 10/02, page xxxi of lviii
5.4.2
Internal Interrupts ................................................................................................ 84
5.5
Interrupt Exception Handling Vector Table...................................................................... 84
5.6
Interrupt Control Modes and Interrupt Operation ............................................................. 87
5.6.1
Interrupt Control Mode 0 ..................................................................................... 87
5.6.2
Interrupt Control Mode 2 ..................................................................................... 89
5.6.3
Interrupt Exception Handling Sequence .............................................................. 91
5.6.4
Interrupt Response Times .................................................................................... 92
5.6.5
DTC Activation by Interrupt................................................................................ 93
5.7
Usage Notes ...................................................................................................................... 95
5.7.1
Contention between Interrupt Generation and Disabling..................................... 95
5.7.2
Instructions that Disable Interrupts ...................................................................... 96
5.7.3
Times when Interrupts are Disabled .................................................................... 96
5.7.4
Interrupts during Execution of EEPMOV Instruction.......................................... 96
Section 6 Bus Controller....................................................................................99
6.1
Features ............................................................................................................................. 99
6.2
Input/Output Pins .............................................................................................................. 101
6.3
Register Descriptions ........................................................................................................ 101
6.3.1
Bus Width Control Register (ABWCR)............................................................... 101
6.3.2
Access State Control Register (ASTCR) ............................................................. 102
6.3.3
Wait Control Registers H and L (WCRH, WCRL).............................................. 103
6.3.4
Bus Control Register H (BCRH) ......................................................................... 107
6.3.5
Bus Control Register L (BCRL) .......................................................................... 108
6.3.6
Pin Function Control Register (PFCR) ................................................................ 109
6.4
Bus Control ....................................................................................................................... 110
6.4.1
Area Divisions ..................................................................................................... 110
6.4.2
Bus Specifications................................................................................................ 111
6.4.3
Bus Interface for Each Area................................................................................. 112
6.4.4
Chip Select Signals .............................................................................................. 113
6.5
Basic Timing ..................................................................................................................... 114
6.5.1
On-Chip Memory (ROM, RAM) Access Timing ................................................ 114
6.5.2
On-Chip Peripheral Module Access Timing........................................................ 115
6.5.3
External Address Space Access Timing .............................................................. 116
6.6
Basic Bus Interface ........................................................................................................... 117
6.6.1
Data Size and Data Alignment............................................................................. 117
6.6.2
Valid Strobes........................................................................................................ 118
6.6.3
Basic Timing........................................................................................................ 119
6.6.4
Wait Control ........................................................................................................ 128
6.7
Burst ROM Interface......................................................................................................... 130
6.7.1
Basic Timing........................................................................................................ 130
6.7.2
Wait Control ........................................................................................................ 132
6.8
Idle Cycle .......................................................................................................................... 133
6.9
Bus Release....................................................................................................................... 136
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...