Rev. 2.0, 10/02, page liv of lviii
Table 6.5
Pin States in Bus Released State ............................................................................... 136
Section 7 DMA Controller
Table7.1
Short Address Mode and Full Address Mode
(For 1 Channel: Example of Channel 0).................................................................... 143
Table 7.2
DMAC Transfer Modes............................................................................................. 163
Table 7.3
Register Functions in Sequential Mode..................................................................... 164
Table 7.4
Register Functions in Idle Mode ............................................................................... 167
Table 7.5
Register Functions in Repeat Mode .......................................................................... 169
Table 7.6
Register Functions in Normal Mode ......................................................................... 172
Table 7.7
Register Functions in Block Transfer Mode.............................................................. 175
Table 7.8
DMAC Activation Sources........................................................................................ 180
Table 7.9
DMAC Channel Priority Order ................................................................................. 187
Table 7.10 Interrupt Source Priority Order ................................................................................. 191
Section 8 Data Transfer Controller (DTC)
Table 8.1
Activation Source and DTCER Clearance ................................................................ 201
Table 8.2
Interrupt Sources, DTC Vector Addresses, and Corresponding DTCE..................... 204
Table 8.3
Overview of DTC Functions ..................................................................................... 206
Table 8.4
Register Information in Normal Mode ...................................................................... 207
Table 8.5
Register Information in Repeat Mode ....................................................................... 208
Table 8.6
Register Information in Block Transfer Mode .......................................................... 209
Table 8.7
DTC Execution Status ............................................................................................... 213
Table 8.8
Number of States Required for Each Execution Status ............................................. 213
Section 9 I/O Ports
Table 9.1
Port Functions (1)...................................................................................................... 217
Table 9.1
Port Functions (2)...................................................................................................... 218
Table 9.1
Port Functions (3)...................................................................................................... 219
Table 9.1
Port Functions (4)...................................................................................................... 220
Table 9.2
P17 Pin Function ....................................................................................................... 222
Table 9.3
P16 Pin Function ....................................................................................................... 222
Table 9.4
P15 Pin Function ....................................................................................................... 223
Table 9.5
P14 Pin Function ....................................................................................................... 223
Table 9.6
P13 Pin Function ....................................................................................................... 223
Table 9.7
P12 Pin Function ....................................................................................................... 224
Table 9.8
P11 Pin Function ....................................................................................................... 224
Table 9.9
P10 Pin Function ....................................................................................................... 224
Table 9.10 P36 Pin Function ....................................................................................................... 227
Table 9.11 P35 Pin Function ....................................................................................................... 227
Table 9.12 P34 Pin Function ....................................................................................................... 227
Table 9.13 P33 Pin Function ....................................................................................................... 227
Table 9.14 P32 Pin Function ....................................................................................................... 227
Table 9.15 P31 Pin Function ....................................................................................................... 228
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...