Rev. 3.0, 10/02, page 626 of 686
Register Name
Abbreviation
Number
of Bits
Address
Data Bus
Width
Number
Of Access
States
Module
DTC mode register A
MRA
8
H'EBC0
16/32
1
DTC source address register
SAR
24
to
16/32
1
DTC mode register B
MRB
8
H’EFBF
16/32
1
DTC destination address register
DAR
24
16/32
1
DTC transfer count register A
CRA
16
16/32
1
DTC transfer count register B
CRB
16
16/32
1
DTC
D/A data register_0
DADR_0
8
H’FDAC
8
2
D/A data register _1
DADR_1
8
H’FDAD
8
2
D/A control register
DACR
8
H’FDAE
8
2
D/A
Serial control register X
SCRX
8
H’FDB4
8
2
FLASH
Standby control register
SBYCR
8
H’FDE4
8
2
System control register
SYSCR
8
H’FDE5
8
2
System clock control register
SCKCR
8
H’FDE6
8
2
Mode control register
MDCR
8
H’FDE7
8
2
Module stop control register A
MSTPCRA
8
H’FDE8
8
2
Module stop control register B
MSTPCRB
8
H’FDE9
8
2
Module stop control register C
MSTPCRC
8
H’FDEA
8
2
SYSTEM
Pin function control register
PFCR
8
H’FDEB
8
2
BSC
Low power control register
LPWRCR
8
H’FDEC
8
2
SYSTEM
Serial extended mode register_0
SEMR_0
8
H’FDF8
8
2
SCI_0
IRQ sense control register H
ISCRH
8
H’FE12
8
2
IRQ sense control register L
ISCRL
8
H’FE13
8
2
IRQ enable register
IER
8
H’FE14
8
2
IRQ status register
ISR
8
H’FE15
8
2
INT
DTC enable register A
DTCERA
8
H’FE16
8
2
DTC enable register B
DTCERB
8
H’FE17
8
2
DTC enable register C
DTCERC
8
H’FE18
8
2
DTC enable register D
DTCERD
8
H’FE19
8
2
DTC enable register E
DTCERE
8
H’FE1A
8
2
DTC enable register F
DTCERF
8
H’FE1B
8
2
DTC vector register
DTVECR
8
H’FE1F
8
2
DTC
Port 1 data direction register
P1DDR
8
H’FE30
8
2
Port 3 data direction register
P3DDR
8
H’FE32
8
2
Port 7 data direction register
P7DDR
8
H’FE36
8
2
PORT
Содержание H8S/2215 Series
Страница 4: ...Rev 3 0 10 02 page iv of lviii ...
Страница 6: ...Rev 3 0 10 02 page vi of lviii ...
Страница 28: ...Rev 3 0 10 02 page xxviii of lviii ...
Страница 122: ...Rev 3 0 10 02 page 64 of 686 ...
Страница 132: ...Rev 3 0 10 02 page 74 of 686 ...
Страница 156: ...Rev 3 0 10 02 page 98 of 686 ...
Страница 198: ...Rev 3 0 10 02 page 140 of 686 ...
Страница 320: ...Rev 3 0 10 02 page 262 of 686 ...
Страница 384: ...Rev 3 0 10 02 page 326 of 686 ...
Страница 474: ...Rev 3 0 10 02 page 416 of 686 ...
Страница 481: ...Rev 3 0 10 02 page 423 of 686 I O pin Control OUT IN TDI pin TDO pin Figure 14 2 Boundary Scan Register Configuration ...
Страница 608: ...Rev 3 0 10 02 page 550 of 686 ...
Страница 614: ...Rev 3 0 10 02 page 556 of 686 ...
Страница 650: ...Rev 3 0 10 02 page 592 of 686 ...
Страница 652: ...Rev 3 0 10 02 page 594 of 686 ...
Страница 680: ...Rev 3 0 10 02 page 622 of 686 ...
Страница 721: ...Rev 3 0 10 02 page 663 of 686 ø A23 to A0 to tBRQS tBACD tBZD tBACD tBZD tBRQS Figure 24 11 External Bus Release Timing ...
Страница 732: ...Rev 3 0 10 02 page 674 of 686 ...
Страница 740: ...Rev 3 0 10 02 page 682 of 686 ...