MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
401
CHAPTER 21 MULTI-PULSE GENERATOR
21.5 Operations
Setting the 16-bit MPG output data buffer register 0 (upper/lower) (OPDBRH0/OPDBRL0)
(No. 0) as shown in Table 21.5-3 initializes the value of the 16-bit MPG output data register
(upper/lower) (OPDUR/OPDLR). The following sequence begins to operate according to the
write timing generated:
No. 4 -> No. 6 -> No. 2 -> No. 3 -> No. 1 -> No. 5 -> No. A -> No. B -> No. 9 -> No. 4 and
recycle.
The data is transferred to the 16-bit MPG output data register (upper/lower) (OPDUR/OPDLR)
sequentially. The 16-bit MPG output data buffer register (upper/lower) (OPDBRHx/
OPDBRLx) are not used if it is not set, e.g. No. 7 and No. 8 in Table 21.5-3.
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......