MB95630H Series
444
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 21 MULTI-PULSE GENERATOR
21.6 Registers
[bit2] SEE2: SNI2 enable bit
This bit enables or disables the edge detection on the SNI2 pin.
Set this bit before setting the CMPE bit in the input control register (upper) (IPCUR) to "0".
[bit1] SEE1: SNI1 enable bit
This bit enables or disables the edge detection on the SNI1 pin.
Set this bit before setting the CMPE bit in the input control register (upper) (IPCUR) to "0".
[bit0] SEE0: SNI0 enable bit
This bit enables or disables the edge detection on the SNI0 pin.
Set this bit before setting the CMPE bit in the input control register (upper) (IPCUR) to "0".
bit2
Details
Writing "0"
Disables the edge detection on the SNI2 pin.
Writing "1"
Enables the edge detection on the SNI2 pin.
bit1
Details
Writing "0"
Disables the edge detection on the SNI1 pin.
Writing "1"
Enables the edge detection on the SNI1 pin.
bit0
Details
Writing "0"
Disables the edge detection on the SNI0 pin.
Writing "1"
Enables the edge detection on the SNI0 pin.
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......