MB95630H Series
408
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 21 MULTI-PULSE GENERATOR
21.5 Operations
The comparisons between the SNI2 pin and the RDA2 bit, the SNI1 pin and the RDA1 bit, the
SNI0 pin and the RDA0 bit are done for each position detection.
The OPTx output waveform is updated according to the effective edge input to pin SNIx as
shown in Figure 21.5-17. The data of the 16-bit MPG output data buffer register (upper/lower)
(OPDBRHx/OPDBRLx) specified by the BNKF bit and the RDA[2:0] bits is transferred to the
16-bit MPG output data register (upper/lower) (OPDUR/OPDLR), and the output data is
renewed automatically when pins SNI2 to SNI0 are compared with the value of the RDA[2:0]
bits and matches.
The reload timer can be used in this operation mode.
■
Timing Generated by Position Detection (OPS[2:0] = 0b010)
Figure 21.5-17 Timing Generated by Position Detection (OPS[2:0] = 0b010)
OP0[1:0]
(OPDLR)
PPG
OPT0
0b01
0b00
0b11
0b00
0b10
0b110
0b100
0b101
0b011
0b001
WTO
RDA[2:0]
(OPDUR)
SNI0
WTIN1
SNI1
SNI2
0b11
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......