xiii
Major revisions in this edition
A change on a page is indicated by a vertical line drawn on the left of that page.
Page
Revisions (For details, see their respective pages.)
ii
How to Use This Manual
■
Finding a Function
Added the following section.
•
Searching from registers
—
CHAPTER 1 NOTES ON DEVICE
HANDLING
Deleted the entire chapter from the hardware manual.
For details of device handling, refer to "
■
PRECAUTIONS
FOR DEVICE HANDLING", "
■
NOTES ON DEVICE
HANDLING" and "
■
PIN CONNECTION" in the device
data sheet.
21
CHAPTER 3 CLOCK
CONTROLLER
3.1 Overview
■
Standby Mode
Added the following statement.
In every standby mode, two further operating mode options,
normal standby mode and deep standby mode, can be
selected by the deep standby mode control bit in the standby
control register 2 (STBC2:DSTBYX).
22
3.1 Overview
■
Combinations of Clock Mode
and Standby Mode
Table 3.1-3
Revised the internal operating states of the Flash memory
and RAM.
Added note *6.
23
3.1 Overview
■
Combinations of Clock Mode
and Standby Mode
Table 3.1-4
Revised the internal operating states of the Flash memory
and RAM.
Added note *6.
33
3.3.4 Standby Control Register
(STBC)
■
Register Functions
Corrected the following heading in the bit function table of
the TMD bit.
In main clock mode or main CR clock mode
→
In main clock mode, main CR clock mode or main CR PLL
clock mode
53
3.5.5 Watch Mode
■
Operations in Watch Mode
●
Release from Watch Mode
Added the following statement at the end of the section.
However, if a program is being executed on the RAM, no
Flash recovery wait time occurs.
82
CHAPTER 6 I/O PORT
6.1 Overview
■
Overview
Table 6.1-1
Added details of the A/D input disable register (upper).
Added the following note for the A/D input disable register
(upper) and the A/D input disable register (lower).
Refer to "
■
I/O MAP" in the device data sheet for the
availability of the A/D input disable register (upper) and A/D
input disable register (lower).
83
6.2 Configuration and Operations of
I/O Port
■
Configuration of I/O Port
Added A/D input disable register (upper) (AIDRH).
84
6.2 Configuration and Operations of
I/O Port
■
Operations of I/O Port
●
Operation as an input port
Revised the following statement.
When using an analog input shared pin as an input port, set
the corresponding bit in the A/D input disable register
(lower) (AIDRL) to "1".
→
When using an analog input shared pin as an input port, set
the corresponding bit in the A/D input disable register
(upper/lower) (AIDRH/AIDRL) to "1".
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......