MB95630H Series
406
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 21 MULTI-PULSE GENERATOR
21.5 Operations
The data transfer from the 16-bit MPG output data buffer register (upper/lower) (OPDBRHx/
OPDBRLx) specified by the BNKF bit and the RDA[2:0] bits to the 16-bit MPG output data
register (upper) (OPDUR) is updated automatically whenever a 16-bit reload timer underflow
is generated as shown in Figure 21.5-15.
In order to use this method, the reload timer should be used in "Reload Mode". Software
trigger is needed to be used for the startup of the reload timer. The 16-bit reload timer is
needed for setting the update time in advance and executing the continuous control action.
■
Timing Generated by Reload Timer Underflow (OPS[2:0] = 0b001)
Figure 21.5-15 Timing Generated by Reload Timer Underflow (OPS[2:0] = 0b001)
OP0[1:0]
(OPDLR)
PPG
OPT0
0b01
0b00
0b11
0b00
0b10
0b110
0b100
0b101
0b011
0b001
WTO
RDA[2:0]
(OPDUR)
Reload
timer
counter
action
WTIN0
(TOUT)
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......