MB95630H Series
400
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 21 MULTI-PULSE GENERATOR
21.5 Operations
21.5.3
Operation of 16-bit MPG Output Data Buffer
Register (Upper/Lower) (OPDBRHx/OPDBRLx)
The 16-bit MPG output data buffer register (upper/lower) (OPDBRHx/OPDBRLx)
are composed of 12 pairs of registers. By loading different OPDBRHx and
OPDBRLx registers into the 16-bit MPG output data register (upper/lower)
(OPDUR/OPDLR), various kinds of waveform are output at the multi-pulse
generator output (OPT5 to OPT0).
■
Operation of Output Data Buffer Register
The data in the 16-bit MPG output data buffer register (upper/lower) (OPDBRHx/OPDBRLx)
whose address specified by the BNKF bit and the RDA[2:0] bits is transferred to the 16-bit
MPG output data register (upper/lower) (OPDUR/OPDLR) at the write timing generated by the
data write control unit.
The BNKF bit and the RDA[2:0] bits in the 16-bit MPG output data buffer register (upper)
(OPDBRHx) decide the order of data transfer to the 16-bit MPG output data register (upper/
lower) (OPDUR/OPDLR), and the OPx1/OPx0 bits decide the shape of the output waveform.
The output waveform is updated automatically as long as the write timing (WTO) is generated.
An example of setting the 16-bit MPG output data buffer register (upper/lower) (OPDBRH,
OPDBRL) is shown in Table 21.5-3.
Table 21.5-3 16-bit MPG output data buffer register (upper/lower) (OPDBRH, OPDBRL)
No.
0
1
2
3
4
5
6
7
8
9
A
B
BNKF
0
0
0
0
0
1
0
X
X
0
1
1
RDA2
1
1
0
0
1
0
0
X
X
1
0
0
RDA1
0
0
1
0
1
1
1
X
X
0
1
0
RDA0
0
1
1
1
0
0
0
X
X
0
1
1
OP51
0
0
0
1
0
0
0
X
X
0
0
1
OP50
0
0
1
1
0
0
0
X
X
0
1
1
OP41
1
0
0
0
0
1
0
X
X
0
0
0
OP40
1
1
0
0
0
1
0
X
X
1
0
0
OP31
0
0
0
0
0
0
1
X
X
0
0
0
OP30
0
0
0
0
1
0
1
X
X
0
0
0
OP21
0
0
0
0
1
0
0
X
X
0
0
0
OP20
1
0
0
0
1
1
0
X
X
0
0
0
OP11
0
0
1
0
0
0
0
X
X
0
1
0
OP10
0
0
1
0
0
0
1
X
X
0
1
0
OP01
0
1
0
0
0
0
0
X
X
1
0
0
OP00
0
1
0
1
0
0
0
X
X
1
0
0
OPBDR No. Sequence
4
5
3
1
6
A
2
X
X
4
B
9
OPT5 Output
L
L
PPG
H
L
L
L
X
X
L
PPG
H
OPT4 Output
H
PPG
L
L
L
H
L
X
X
PPG
L
L
OPT3 Output
L
L
L
L
PPG
L
H
X
X
L
L
L
OPT2 Output
PPG
L
L
L
H
PPG
L
X
X
L
L
L
OPT1 Output
L
L
H
L
L
L
PPG
X
X
L
H
L
OPT0 Output
L
H
L
PPG
L
L
L
X
X
H
L
L
Содержание MB95630H Series
Страница 2: ......
Страница 4: ......
Страница 8: ...iv ...
Страница 20: ...xvi ...
Страница 106: ...MB95630H Series 86 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 6 I O PORT 6 2 Configuration and Operations ...
Страница 282: ...MB95630H Series 262 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E CHAPTER 14 LIN UART 14 8 Notes on Using LIN UART ...
Страница 642: ...MB95630H Series 622 FUJITSU SEMICONDUCTOR LIMITED MN702 00009 1v0 E APPENDIX A Instruction Overview A 5 Instruction Map ...
Страница 644: ......