![Freescale Semiconductor MPC5553 Скачать руководство пользователя страница 912](http://html1.mh-extra.com/html/freescale-semiconductor/mpc5553/mpc5553_reference-manual_2330655912.webp)
MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
Freescale Semiconductor
20-39
If the CID bit in the DSPI
x
_DSICR is set and the data in the DSPI
x
_COMPR differs from the selected
source of the serialized data, the slave DSPI will assert the MTRIG signal. If the slave’s internal hardware
trigger signal is asserted and the TRRE is set, the slave DSPI asserts MTRIG. These features are included
to support chaining of several DSPI. Details about the MTRIG signal are found in
“Multiple Transfer Operation (MTO)
.”
20.4.4.3
DSI Serialization
In the DSI configuration, 4 to 16 bits can be serialized using two different sources. The TXSS bit in the
DSPI
x
_DSICR selects between the DSPI
x
_SDR and DSPI
x
_ASDR as the source of serialized data. See
Section 20.3.2.11, “DSPI DSI Serialization Data Register (DSPIx_SDR)
DSI Alternate Serialization Data Register (DSPIx_ASDR)
,” for more details. The DSPI
x
_SDR holds the
latest parallel input signal values which is sampled at every rising edge of the system clock. The
DSPI
x
_ASDR is written by host software and used as an alternate source of serialized data.
A copy of the last DSI frame shifted out of the shift register is stored in the DSPI
x
_COMPR. This register
provides added visibility for debugging and it serves as a reference for transfer initiation control.
shows the DSI serialization logic.
Section 20.3.2.13, “DSPI DSI Transmit Comparison
,” contains details on the DSPI
x
_COMPR.
Figure 20-19. DSI Serialization Diagram
20.4.4.4
DSI Deserialization
When all bits in a DSI frame have been shifted in, the frame is copied to the DSPI
x
_DDR. This register
presents the deserialized data as parallel output signal values. The DSPI
x
_DDR is memory mapped to
allow host software to read the deserialized data directly.
shows the DSI deserialization logic.
for more information on the DSPI
x
_DDR, refer to
Section 20.3.2.14, “DSPI DSI Deserialization Data
.”
1
0
DSPI Alternate
Serialization Data Register
SOUT
Parallel
DSI Configuration
Register
DSI Transmit
Comparison Register
Clock
Logic
0 1 • • • • • 15
Shift Register
DSI Serialization
Data Register
Control
Logic
SCK
Inputs
PCS
ht
16
16
16
16
TXSS
Slave Bus Interface
16
Содержание MPC5553
Страница 5: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 2 Freescale Semiconductor...
Страница 21: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 xvi Freescale Semiconductor...
Страница 47: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 1 26 Freescale Semiconductor...
Страница 163: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 4 20 Freescale Semiconductor...
Страница 179: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 5 16 Freescale Semiconductor...
Страница 561: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 13 38 Freescale Semiconductor...
Страница 615: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 14 54 Freescale Semiconductor...
Страница 707: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 17 68 Freescale Semiconductor...
Страница 755: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 18 48 Freescale Semiconductor...
Страница 873: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 19 118 Freescale Semiconductor...
Страница 984: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 Freescale Semiconductor 21 41...
Страница 985: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 21 42 Freescale Semiconductor...
Страница 1019: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 22 34 Freescale Semiconductor...
Страница 1129: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 25 90 Freescale Semiconductor...
Страница 1207: ...Revision History 4 Freescale Semiconductor...