![Freescale Semiconductor MPC5553 Скачать руководство пользователя страница 744](http://html1.mh-extra.com/html/freescale-semiconductor/mpc5553/mpc5553_reference-manual_2330655744.webp)
MPC5553/MPC5554 Microcontroller Reference Manual, Rev. 5
Freescale Semiconductor
18-37
18.4.2.3.6
eTPU Channel Data Transfer Request Enable Register (ETPU_CDTRER)
Data transfer request enable status bits from all channels are grouped in ETPU_CDTRER. The bits are
mirrored in the channels’ configuration registers. For more on configuration registers and data transfer
request enable, refer to
Section 18.4.2.4.2, “eTPU Channel n Configuration Register (ETPU_CnCR)
the eTPU reference manual.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R CIE
31
CIE
30
CIE
29
CIE
28
CIE
27
CIE
26
CIE
25
CIE
24
CIE
23
CIE
22
CIE
21
CIE
20
CIE
19
CIE
18
CIE
17
CIE
16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: Base + 0x0_0240 / eTPU B: Base + 0x0_0244
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R CIE
15
CIE
14
CIE
13
CIE
12
CIE
11
CIE
10
CIE
9
CIE
8
CIE
7
CIE
6
CIE
5
CIE
4
CIE
3
CIE
2
CIE
1
CIE
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: Base + 0x0_0240 / eTPU B: Base + 0x0_0244
Figure 18-18. eTPU Channel Interrupt Enable Register (ETPU_CIER)
Table 18-20. ETPU_CIER Field Descriptions
Bits
Name
Description
0–31
CIEn
Channel n interrupt enable. Enable the eTPU channels to interrupt the
MPC5553
/
MPC5554 core.
0 Interrupt disabled for channel n.
1 Interrupt enabled for channel n
For details about interrupts refer to the eTPU reference manual.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R DTRE
31
DTRE
30
DTRE
29
DTRE
28
DTRE
27
DTRE
26
DTRE
25
DTRE
24
DTRE
23
DTRE
22
DTRE
21
DTRE
20
DTRE
19
DTRE
18
DTRE
17
DTRE
16
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: Base + 0x0_0250 / eTPU B: Base + 0x0_0254
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R DTRE
15
DTRE
14
DTRE
13
DTRE
12
DTRE
11
DTRE
10
DTRE
9
DTRE
8
DTRE
7
DTRE
6
DTRE
5
DTRE
4
DTRE
3
DTRE
2
DTRE
1
DTRE
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reg Addr
eTPU A: Base + 0x0_0250 / eTPU B: Base + 0x0_0254
Figure 18-19. eTPU Channel Data Transfer Request Enable Register (ETPU_CDTRER)
Содержание MPC5553
Страница 5: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 2 Freescale Semiconductor...
Страница 21: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 xvi Freescale Semiconductor...
Страница 47: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 1 26 Freescale Semiconductor...
Страница 163: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 4 20 Freescale Semiconductor...
Страница 179: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 5 16 Freescale Semiconductor...
Страница 561: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 13 38 Freescale Semiconductor...
Страница 615: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 14 54 Freescale Semiconductor...
Страница 707: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 17 68 Freescale Semiconductor...
Страница 755: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 18 48 Freescale Semiconductor...
Страница 873: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 19 118 Freescale Semiconductor...
Страница 984: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 Freescale Semiconductor 21 41...
Страница 985: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 21 42 Freescale Semiconductor...
Страница 1019: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 22 34 Freescale Semiconductor...
Страница 1129: ...MPC5553 MPC5554 Microcontroller Reference Manual Rev 5 25 90 Freescale Semiconductor...
Страница 1207: ...Revision History 4 Freescale Semiconductor...