APPENDIX A LIST OF I/O REGISTERS
AP-A-12
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
FPTC–F
Interrupt Level
Register
(ITC_FPTCF_LV)
0x300213
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] FPTC–F interrupt level
1 to 7
0x0 R/W
DMAC Ch.0 & 2
Interrupt Level
Register
(ITC_DMA02_LV)
0x300214
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] DMAC Ch.0 and 2 interrupt level
1 to 7
0x0 R/W
DMAC Ch.1 & 3
Interrupt Level
Register
(ITC_DMA13_LV)
0x300215
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] DMAC Ch.1 and 3 interrupt level
1 to 7
0x0 R/W
DMAC Ch.4 & 6
Interrupt Level
Register
(ITC_DMA46_LV)
0x300216
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] DMAC Ch.4 and 6 interrupt level
1 to 7
0x0 R/W
DMAC Ch.5 & 7
Interrupt Level
Register
(ITC_DMA57_LV)
0x300217
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] DMAC Ch.5 and 7 interrupt level
1 to 7
0x0 R/W
T16P Interrupt
Level Register
(ITC_T16P_LV)
0x300218
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T16P interrupt level
1 to 7
0x0 R/W
T16A5 Ch.0
Interrupt Level
Register
(ITC_T16A0_LV)
0x300219
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T16A5 Ch.0 interrupt level
1 to 7
0x0 R/W
T16A5 Ch.1
Interrupt Level
Register
(ITC_T16A1_LV)
0x30021a
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T16A5 Ch.1 interrupt level
1 to 7
0x0 R/W
LCDC Interrupt
Level Register
(ITC_LCDC_LV)
0x30021b
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] LCDC interrupt level
1 to 7
0x0 R/W
T8 Ch.0 & 4
Interrupt Level
Register
(ITC_T804_LV)
0x30021d
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T8 Ch.0 and 4 interrupt level
1 to 7
0x0 R/W
T8 Ch.1 & 5
Interrupt Level
Register
(ITC_T815_LV)
0x30021e
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T8 Ch.1 and 5 interrupt level
1 to 7
0x0 R/W
T8 Ch.2 & 6
Interrupt Level
Register
(ITC_T826_LV)
0x30021f
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T8 Ch.2 and 6 interrupt level
1 to 7
0x0 R/W
T8 Ch.3 & 7
Interrupt Level
Register
(ITC_T837_LV)
0x300220
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] T8 Ch.3 and 7 interrupt level
1 to 7
0x0 R/W
USI Interrupt
Level Register
(ITC_USI_LV)
0x300221
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] USI interrupt level
1 to 7
0x0 R/W
FSIO Ch.0
Interrupt Level
Register
(ITC_FSIO0_LV)
0x300222
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] FSIO Ch.0 interrupt level
1 to 7
0x0 R/W
ADC10
Interrupt Level
Register
(ITC_ADC10_LV)
0x300223
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] ADC10 interrupt level
1 to 7
0x0 R/W
RTC Interrupt
Level Register
(ITC_RTC_LV)
0x300224
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] RTC interrupt level
1 to 7
0x0 R/W
FSIO Ch.1
Interrupt Level
Register
(ITC_FSIO1_LV)
0x300226
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] FSIO Ch.1 interrupt level
1 to 7
0x0 R/W
USIL Interrupt
Level Register
(ITC_USIL_LV)
0x300227
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] USIL interrupt level
1 to 7
0x0 R/W
REMC Interrupt
Level Register
(ITC_REMC_LV)
0x300228
(8 bits)
D7–3 –
reserved
–
–
–
0 when being read.
D2–0 INT_LV[2:0] REMC interrupt level
1 to 7
0x0 R/W