1 OVERVIEW
1-18
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
No.
Pin name
I/O
Description
Pin No.
PWR
DC characteristics
TQFP15
128
TQFP24
144
PFBGA
180
Input
Output
PU/PD
40 PA3
I/o I/O port (default)
–
29
K3
P2
LVCMOS
Schmitt
Type 1 100k PUs
(dis)
#SRDY1
i/o FSIO Ch.1 ready signal input/output (see
Table 1.3.2.10.)
FPDAT19
o LCD data output
FPDAT23
o LCD data output
41 PA6
I/o I/O port (default)
–
70
L12
#ADTRIG
i ADC10 trigger input
42 PB0
I/o I/O port (default)
–
124
C8
FPDAT8
o LCD data output
I2S_SDO
o I
2
S serial data output
43 PB1
I/o I/O port (default)
–
125
C7
P2
LVCMOS
Schmitt
Type 1 100k PUc
(dis)
FPDAT9
o LCD data output
I2S_WS
o I
2
S word select signal output
44 PB2
I/o I/O port (default)
–
61
L9
FPDAT10
o LCD data output
I2S_SCLK
o I
2
S serial bit clock output
PWM_H
o T16P PWM_H signal output
45 PB3
I/o I/O port (default)
–
62
M10
FPDAT11
o LCD data output
I2S_MCLK
o I
2
S master clock output
PWM_L
o T16P PWM_L signal output
46 PB4
I/o I/O port (default)
–
82
J12
FPDAT12
o LCD data output
FPDAT20
o LCD data output
47 PB5
I/o I/O port (default)
–
81
K12
FPDAT13
o LCD data output
FPDAT21
o LCD data output
48 PB6
I/o I/O port (default)
–
104
E11
FPDAT14
o LCD data output
FPDAT22
o LCD data output
49 PB7
I/o I/O port (default)
–
105
D11
FPDAT15
o LCD data output
FPDAT23
o LCD data output
3.2.5 List of USB Pins
Table 1.
No.
Pin name
I/O
Description
Pin No.
PWR
DC characteristics
TQFP15
128
TQFP24
144
PFBGA
180
Input
Output
PU/PD
1 USBDP
I/o USB D+ pin
67
75
M14
P2
–
–
–
2 USBDM
I/o USB D- pin
66
74
N14
P2
–
–
–
3 USBVBUS
I USB VBUS pin. Allows input of 5 V
68
76
L14
P2
–
–
–
3.2.6 List of Debug Control Pins
Table 1.
No.
Pin name
I/O
Description
Pin No.
PWR
DC characteristics
TQFP15
128
TQFP24
144
PFBGA
180
Input
Output
PU/PD
1 DCLK
i/
O
(H)
DCLK signal output for debugging (default)
25
27
K1
P2
LVCMOS
Schmitt
Type 2 50k PUc
(dis)
P34
i/o I/O port
2 DSIO
I/o Serial input/output for debugging (default)
23
25
J1
P2
LVCMOS
Schmitt
Type 2 50k PUc
(en)
P35
i/o I/O port
3 DST2
i/
O
(L)
DST2 signal output for debugging (default)
24
26
J2
P2
LVCMOS
Schmitt
Type 2 100k PUc
(dis)
P36
i/o I/O port
4 DST1
i/
O
(H)
DST1 signal output for debugging (default)
16
18
G2
P16
i/o I/O port
FPDAT14
o LCD data output