REVISION HISTORY
Code No.
Page
Contents
411900101
10-7
SDRAMC: Initializing SDRAM
(Old) 1. Initializing the SDRAMC registers ...
(4) SDRAMC_APP register
Set the CAS latency. Also enable the double frequency mode and queue buffer if necessary.
(New) 1. Initializing the SDRAMC registers ...
(4) SDRAMC_APP register
Set the CAS latency. Also enable double frequency mode if necessary.
10-8
SDRAMC: Initializing SDRAM
Modified Figure 10.5.1.1
10-12, 10-13 SDRAMC: SDRAM refresh
Modified Figures 10.5.5.1 and 10.5.5.2
11-3, 11-8 CCU: Selecting area to be cached
Modified Tables 11.3.2.1 and 11.7.2
13-7, 13-13,
13-14,
AP-A-54
DMAC: DMAC trigger source
(Old) No description
(New) Modified Tables 13.4.1 and 13.7.2
*
Set the T16A5 channel for invoking the DMAC using DMASEL[1:0]/T16A_CTL
x
register.
Modified the DMAC_TRG_SEL register table
14-6
T8: T8 interrupt circuit
Modified Figure 14.9.1
15-5, 15-12 T16A5: Reading counter values
(Old) Note: T16SEL[1:0]/T16A_CTL
x
register ... counter value will be read from the T16A_TC0 register.
(New) Note: The counter value must be read from ... selected using T16SEL[1:0]/T16A_CTL
x
register.
18-1
USI: USI module overview - SPI master/slave mode
(Old) - Receive data mask function is available (master mode only).
(New) Deleted
18-5
USI: Settings for SPI mode
(Old) When used in SPI master mode, ... and enable or disable the receive data mask function.
(New) When used in SPI master mode, select the clock mode and data length.
18-6
USI: Receive data mask function
(Old) Receive data mask function (master mode)
The USI in SPI master mode provides a receive data mask (data retransmission) function. ...
... For normal data transfer, set SMSKEN to 0 (default) to disable the receive data mask function.
(New) Deleted
18-7
USI: Data transfer in UART mode - Data reception
(Old) If the subsequent receive data is written to the receive data buffer when URDIF is 1, an overrun er-
ror occurs.
(New) If the next reception is completed ... an overrun error occurs (at the time stop bit has been received).
18-8
USI: Data receiving timing chart (UART mode)
Modified Figure 18.5.1.2
USI: Data transmission timing chart (SPI mode)
Modified Figure 18.5.2.1
18-9
USI: Data transfer in SPI mode - Data reception
(Old) If the subsequent receive data is written to the receive data buffer when SRDIF is 1, an overrun er-
ror occurs.
(New) While SRDIF is set to 1, ... overrun error occurs at the time the first bit of the third byte is fetched).
USI: Data receiving timing chart (SPI mode)
Modified Figure 18.5.2.2
18-11
USI: I
2
C master data transmission timing chart
Modified Figure 18.5.3.2
18-11, 18-12 USI: Sending slave address and transfer direction bit
(Old) ... In 10-bit mode, data is sent twice under software control. ...
To send a 10-bit address, execute this procedure twice as shown in Figure 18.5.3.4. ...
(New) ... In 10-bit mode, data is sent twice or three times under software control. ...
Modified Figure 18.5.3.4
... To send a 10-bit address, execute this procedure twice or three times as shown in Figure 18.5.3.4. ...
18-14
USI: I
2
C master data receiving timing chart
Modified Figure 18.5.3.9
18-15
USI: Control method in I
2
C slave mode
(Old) ... After an interrupt occurs, ... (ISSTA[2:0]/USI_ISIF register) to check the operation finished.
(New) ... After an interrupt occurs, ... This also automatically reset ISSTA[2:0] to 0x0.
18-16
USI: I
2
C slave data transmission timing chart
Modified Figure 18.5.3.12
18-18
USI: I
2
C slave data receiving timing chart
Modified Figure 18.5.3.14