ADV8005 Hardware Reference Manual
UG-707
pvsp_reset
, IO Map,
Address 0x1AFD[6] (Self-Clearing)
This bit is used to reset the Primary VSP.
Function
pvsp_reset
Description
0 (default)
Default
1
Reset
p2i_reset
, IO Map,
Address 0x1AFD[5] (Self-Clearing)
This bit is used to reset the Progressive to Interlaced core.
Function
p2i_reset
Description
0 (default)
Default
1
Reset
ddr2_intf_reset
, IO Map,
Address 0x1AFD[4] (Self-Clearing)
This bit is used to reset the external DDR memory interface core.
Function
ddr2_intf_reset
Description
0 (default)
Default
1
Reset
spi_reset
, IO Map,
Address 0x1AFD[3] (Self-Clearing)
This bit is used to reset the SPI hardware, both master and slave.
Function
spi_reset
Description
0 (default)
Default
1
Reset
sys_clk_reset
, IO Map,
Address 0x1AFD[2] (Self-Clearing)
This register bit resets the clock for the digital core.
Function
sys_clk_reset
Description
0
Default
1
Reset
osd_reset
, IO Map,
Address 0x1AFD[1] (Self-Clearing)
This bit is used to reset the OSD core and the secondary input channel.
Function
osd_reset
Description
0 (default)
Default
1
Reset
inp_sdr_reset
, IO Map,
Address 0x1AFD[0] (Self-Clearing)
This bit is used to reset the input capture and formatting logic for the primary input channel.
Function
inp_sdr_reset
Description
0 (default)
Default
1
Reset
rx_reset
, IO Map,
Address 0x1AFE[7] (Self-Clearing)
This bit is used to reset the Serial Video RX core and the RX input channel.
Function
rx_reset
Description
0 (default)
Default
1
Reset
Rev. A | Page 77 of 317