UG-707
ADV8005 Hardware Reference Manual
InfoFrame
Map Address
R/W
Register Name
Packet Byte No.
1
0x E3BF
R
isrc2_pb_0_24
PB23
0x E3C0
R
isrc2_pb_0_25
PB24
0x E3C1
R
isrc2_pb_0_26
PB25
0x E3C2
R
isrc2_pb_0_27
PB26
0x E3C3
R
isrc2_pb_0_28
PB27
1
As defined by the HDMI 1.4 specifications
The ISRC2 packet registers are considered valid if, and only if
rx_isrc2_pckt_edge_raw
is set to 1.
rx_isrc2_pckt_edge_raw
, IO Map,
Address 0x1AFB[5] (Read Only)
This readback indicates the raw status of the ISRC2 packet received signal. Once set this bit remains high until cleared via the corresponding
clear bit.
Function
rx_isrc2_pckt_edge_raw
Description
0 (default)
No new ISRC2 packet received
1
ISRC2 packet with new content received
5.10.2.
Gamut Metadata Packets
Refer to the HDMI 1.3/1.4 specifications for a detailed explanation of the Gamut Metadata packet fields.
Table 41: Gamut Metadata Packet Registers
HDMI
Map Address
R/W
Register Name
Packet Byte No.
1
0xE3F8
R/W
Packet Type Value
0xE3F9
R
gamut_header1
HB1
0xE3FA
R
gamut_header2
HB2
0xE3C4
R
gamut_mdata_pb_0_1
PB0
0xE3C5
R
gamut_mdata_pb_0_2
PB1
0xE3C6
R
gamut_mdata_pb_0_3
PB2
0xE3C7
R
gamut_mdata_pb_0_4
PB3
0xE3C8
R
gamut_mdata_pb_0_5
PB4
0xE3C9
R
gamut_mdata_pb_0_6
PB5
0xE3CA
R
gamut_mdata_pb_0_7
PB6
0xE3CB
R
gamut_mdata_pb_0_8
PB7
0xE3CC
R
gamut_mdata_pb_0_9
PB8
0xE3CD
R
gamut_mdata_pb_0_10
PB9
0xE3CE
R
gamut_mdata_pb_0_11
PB10
0xE3CF
R
gamut_mdata_pb_0_12
PB11
0xE3D0
R
gamut_mdata_pb_0_13
PB12
0xE3D1
R
gamut_mdata_pb_0_14
PB13
0xE3D2
R
gamut_mdata_pb_0_15
PB14
0xE3D3
R
gamut_mdata_pb_0_16
PB15
0xE3D4
R
gamut_mdata_pb_0_17
PB16
0xE3D5
R
gamut_mdata_pb_0_18
PB17
0xE3D6
R
gamut_mdata_pb_0_19
PB18
0xE3D7
R
gamut_mdata_pb_0_20
PB19
0xE3D8
R
gamut_mdata_pb_0_21
PB20
0xE3D9
R
gamut_mdata_pb_0_22
PB21
0xE3DA
R
gamut_mdata_pb_0_23
PB22
0xE3DB
R
gamut_mdata_pb_0_24
PB23
0xE3DC
R
gamut_mdata_pb_0_25
PB24
Rev. A | Page 194 of 317