Manual Organization
ÛZIATECH
7
Chapter 12, "
explains operation of the watchdog timer and includes
code for arming and strobing the timer.
Chapter 13, "
,"
introduces the features of the PCI bus
interface that allows the CPU high speed access to PCI mezzanine peripherals.
Chapter 14, "
,"
provides code for turning the LED on and off.
Chapter 15, "
,"
explains AC power-fail detection.
Chapter 16, "
,"
explains the various functions of socket
U17 including the optional static RAM that can be used to hold critical system
information in the event of power loss.
Chapter 17, "
provides details on the optional high speed local
IDE disk drive interface.
Chapter 18, "
Optional Local Floppy Disk Interface
provides details on the optional
local floppy disk drive interface.
Appendix A, "
describes the jumpers and cuttable traces on the
ZT 8907. This appendix details factory default settings as well as information to tailor
your board to a specific application.
contains the electrical, environmental, and mechanical
specifications for the ZT 8907. This appendix also provides illustrations of cables and
connector locations, and tables showing connector pin assignments.
Digital I/O ASIC System Setup Considerations
,"
offers tips for system
configuration to prevent latchup conditions.
,"
presents the generic layout of the PCI
Configuration Header for all PCI compliant devices. It also contains a table showing the
PCI bus mapping of the ZT 8907's onboard devices.
ZT 8907 Vs. ZT 8902: Technical Differences
describes the technical
differences between the ZT 8907 and the ZT 8902 single board computers. It includes
information to help existing ZT 8902 customers adapt their applications to the ZT 8907.
offers technical assistance and warranty
information, and the necessary information should you need to return your ZT 8907 for
repair.