FUNC_INTERRUPT Registers
122
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.10.5 INT2_MASK Register (Address = 216h) [reset = X]
INT2_MASK is shown in
and described in
Return to
Interrupt Line Mask Register #2
RESET register domain: HWRST
Figure 3-103. INT2_MASK Register
7
6
5
4
3
2
1
0
RESERVED
SHORT
FSD
RESET_IN
RESERVED
WDT
OTP_ERROR
RESERVED
R-0h
R/W-X
R/W-X
R/W-X
R-0h
R/W-X
R/W-X
R/W-0h
Table 3-113. INT2_MASK Register Field Descriptions
Bit
Field
Type
Reset
Description
7
RESERVED
R
0h
6
SHORT
R/W
X
SHORT Line Mask bit register
0: SHORT line is enabled. An interrupt is generated on INT line
1: SHORT line is masked. No interrupt is generated on INT line
5
FSD
R/W
X
First Supply Detection (FSD) Line Mask bit register
0: FSD line is enabled. An interrupt is generated on INT line
1: FSD line is masked. No interrupt is generated on INT line
4
RESET_IN
R/W
X
RESET_IN Line Mask bit register
0: RESET_IN line is enabled. An interrupt is generated on INT line
1: RESET_IN line is masked. No interrupt is generated on INT line
3
RESERVED
R
0h
2
WDT
R/W
X
WDT (Watchdog) Line Mask bit register
0: WDT (Watchdog) line is enabled. An interrupt is generated on INT
line
1: WDT (Watchdog) line is masked. No interrupt is generated on INT
line
1
OTP_ERROR
R/W
X
OTP_ERROR Line Mask bit register
0: OTP_ERROR line is enabled. An interrupt is generated on INT
line
1: OTP_ERROR line is masked. No interrupt is generated on INT
line
0
RESERVED
R/W
0h