FUNC_DVFS Registers
69
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.6.3 SMPS_DVFS_STATUS Register (Address = 182h) [reset = 0h]
SMPS_DVFS_STATUS is shown in
and described in
Return to
SMPS DVFS status register
RESET register domain: HWRST
Figure 3-56. SMPS_DVFS_STATUS Register
7
6
5
4
3
2
1
0
RESERVED
OFFSET_STATUS
R-0h
R-0h
Table 3-62. SMPS_DVFS_STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7-6
RESERVED
R
0h
5-0
OFFSET_STATUS
R
0h
Offset status register (between 0 and 32 in decimal)
SMPS_DVFS_CTRL.DVFS1_OFFSET_STEP=0 (x1 multiplier, 10mv
per step)/ 1(x2 multiplier), 20mV per step)
000000: no offset
000001: 10mV/20mV
000010: 20mV/40mV
...
100000: 320mV/640mV
100001: reserved/reserved
..
111111: reserved/reserved