FUNC_PMU_CONTROL Registers
84
SLVUAH1C – June 2015 – Revised April 2017
Copyright © 2015–2017, Texas Instruments Incorporated
Register Descriptions
3.7.13 PMU_CTRL2 Register (Address = 1B3h) [reset = X]
PMU_CTRL2 is shown in
and described in
Return to
Power Management Unit Control #2
RESET register domain: HWRST
Figure 3-69. PMU_CTRL2 Register
7
6
5
4
3
2
1
0
SPARE7
SPARE6
SPARE5
SPARE4
INT_LINE_DIS
WDT_HOLD_I
N_SLEEP
PWRDOWN_F
ASTOFF
TSHUT_FAST
OFF
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
R/W-X
Table 3-76. PMU_CTRL2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
SPARE7
R/W
X
6
SPARE6
R/W
X
5
SPARE5
R/W
X
4
SPARE4
R/W
X
3
INT_LINE_DIS
R/W
X
Interrupt line (INT) output buffer configuration
0: Normal operation (standard buffer - OD or PP - )
1: INT output buffer is high-impedance with an internal pull-up to VIO
enabled
2
WDT_HOLD_IN_SLEEP
R/W
X
0: primary watchdog timer continues to run in device sleep state
1: primary watchdog timer is hold in device sleep state
1
PWRDOWN_FASTOFF
R/W
X
0: PWRDOWN event triggers normal switch off sequence
1: PWRDOWN event triggers fast switch off sequence (all resources
disabeld together)
0
TSHUT_FASTOFF
R/W
X
0: TSHUT event triggers normal switch off sequence
1: TSHUT event triggers fast switch off sequence (all resources
disabeld together)